NS7520B-1-I46 Digi International, NS7520B-1-I46 Datasheet - Page 229

no-image

NS7520B-1-I46

Manufacturer Part Number
NS7520B-1-I46
Description
IC ARM MICROPROCESSOR 177BGA
Manufacturer
Digi International
Series
NET+ARM®r
Datasheets

Specifications of NS7520B-1-I46

Applications
Network Processor
Core Processor
ARM7
Program Memory Type
External Program Memory
Controller Series
-
Ram Size
External
Interface
EBI/EMI, Ethernet, DMA, SPI, UART
Number Of I /o
16
Voltage - Supply
1.4 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
177-LFBGA
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
NS7520B-1-I46
Manufacturer:
Digi International
Quantity:
10 000
Part Number:
NS7520B-1-I46
Manufacturer:
NETARM
Quantity:
20 000
Figure 25 shows a two-byte transfer in SPI master modes 0 and 1. See "Serial internal/
external timing" on page 297 for associated timing values.
Figure 25: SPI master mode 0 and 1 two-byte transfer
SPI slave mode
SPI slave mode supports the peripheral side of an SPI interface. The SPI master
controls the number of bytes for the transfer. The SPI slave port simultaneously
transmits and receives the same number of bytes. The transfer of information is
controlled by a single clock signal; for SPI slave mode, the signal is an input.
Information transfer is also qualified with an enable signal input, which is controlled
by the SPI master. The SPI enable signal must be active low for data transfer to
SPI CLK Out (mode 0)
SPI CLK Out (mode 1)
Receives one byte of inbound data for each byte of transmit data sent. The
SPI master receiver cannot receive more data that what is transmitted.
When the SPI master receiver collects four bytes, those four bytes are
written to the RX FIFO. Receive data is read by the CPU or DMA controller
from the other side of the FIFO. If the SPI master transmitter always sends
data in multiples of four bytes, the SPI master receiver operates smoothly
without any restrictions.
When the SPI master transmitter sends an odd number of bytes, the SPI
master receiver needs to wait for the fourth byte before insertion into the
FIFO. This can result in stale data sitting in the SPI master receiver. To
commit these residual bytes to the RX FIFO, the buffer and/or character
GAP timers must be used. When either timer expires, any residual RX data
bytes are immediately written to the RX FIFO. Note that some delay will
occur in writing the final residual bytes; the delay is determined by the
configuration of the buffer and character GAP timers.
SPI Data Out
SPI Data In
SPI Enable
msb
msb
SPI Master Mode 0 and 1, (Two Byte Transfer)
w w w . d i g i e m b e d d e d . c o m
lsb
lsb
msb
msb
S e r i a l C o n t r o l l e r M o d u l e
lsb
lsb
2 1 7

Related parts for NS7520B-1-I46