NS7520B-1-I46 Digi International, NS7520B-1-I46 Datasheet - Page 230

no-image

NS7520B-1-I46

Manufacturer Part Number
NS7520B-1-I46
Description
IC ARM MICROPROCESSOR 177BGA
Manufacturer
Digi International
Series
NET+ARM®r
Datasheets

Specifications of NS7520B-1-I46

Applications
Network Processor
Core Processor
ARM7
Program Memory Type
External Program Memory
Controller Series
-
Ram Size
External
Interface
EBI/EMI, Ethernet, DMA, SPI, UART
Number Of I /o
16
Voltage - Supply
1.4 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
177-LFBGA
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
NS7520B-1-I46
Manufacturer:
Digi International
Quantity:
10 000
Part Number:
NS7520B-1-I46
Manufacturer:
NETARM
Quantity:
20 000
2 1 8
S P I m o d e
occur, regardless of the SPI clock signal. The SPI enable function allows for multiple
slaves to be addressed individually during a multi-drop configuration.
Signals
The GEN module must be configured appropriately to allow the SPI interface signals
to interface with the PORTA and PORTC GPIO pins (see "PORTA Configuration register"
on page 73 and "PORTC Configuration register" on page 77).
Configuration
The SER module must be configured properly to operate in either master or slave
mode. For slave mode operation, the MODE field in Serial Channel Control Register B
must be set to 11 before the CE field in Serial Channel Control Register A is set to 1.
Use this suggested configuration order for SPI slave mode:
1
2
3
4
5
Reset the serial port by writing a 0 to Serial Channel Control Register a.
Configure the Serial Channel Bit-Rate register, as shown:
Configure the buffer GAP timer, if you want. The buffer GAP timer terminates a
DMA transfer at a programmable interval from the time the first character is
received. (See "Serial Channel 1, 2 Receive Buffer Gap Timer," beginning on page
250, for more information).
Configure the character GAP timer, if you want. The character GAP timer
terminates a DMA transfer if the time between the receipt of two characters
exceeds a programmable interval. (See "Serial Channel 1, 2 Receive Character
Gap Timer," beginning on page 252, for more information.)
Configure Serial Channel Control Register B, as shown:
EBIT: 1 for enable
TMODE: 1 for 1x mode
RXSRC: 1 for external;
TXSRC: 1 for external;
RXEXT: 0 for disable
TXEXT: 0 for disable
CLKMUX: n/a (external timing source)
TXCINV: 0 for normal
RXCINV: 0 for normal
N: n/a (external timing source)
RBGT: 1 to enable the buffer GAP timer
N S 7 5 2 0 H a r d w a r e R e f e r e n c e , R e v G 9 / 2 0 0 7

Related parts for NS7520B-1-I46