PEF 20525 F V1.3 Infineon Technologies, PEF 20525 F V1.3 Datasheet - Page 202

no-image

PEF 20525 F V1.3

Manufacturer Part Number
PEF 20525 F V1.3
Description
IC CTRL PPP/HDLC SERIAL TQFP-100
Manufacturer
Infineon Technologies
Datasheet

Specifications of PEF 20525 F V1.3

Function
Serial Optimized Communications Controller
Interface
ASYNC, BISYNC, HDLC, PPP
Number Of Circuits
2
Voltage - Supply
3 V ~ 3.6 V
Current - Supply
50mA
Power (watts)
150mW
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
100-LFQFP
Includes
Bit Processor Functions, Serial Communication Controllers (SCCs)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
PEF20525FV1.3X
PEF20525FV13XP
SP000007592
Data Sheet
VFR
RDO
Valid Frame
Determines whether a valid frame has been received.
VFR=’0’
VFR=’1’
Receive Data Overflow
RDO=’0’
RDO=’1’
The received frame is invalid.
An invalid frame is either a frame which is not an integer
number of 8 bits (n * 8 bits) in length (e.g. 25 bits), or a
frame which is too short, taking into account the operation
mode selected via
selected CRC algorithm (CCR1L:C32) as follows:
for CCR3H:DRCRC = ’0’ (CRC reception enabled):
• automode / address mode 2 (16-bit address)
• automode / address mode 2 (8-bit address)
• address mode 1:
• address mode 0:
for CCR3H:DRCRC = ’1’ (CRC reception disabled):
• automode / address mode 2 (16-bit address):
• automode / address mode 2 (8-bit address):
• address mode 1:
• address mode 0:
Note: Shorter frames are not reported at all.
The received frame is valid.
No receive data overflow has occurred.
A data overflow has occurred during reception of the
frame. Additionally, an interrupt can be generated (refer to
ISR0:RDO/IMR0:RDO).
4 bytes (CRC-CCITT) or 6 (CRC-32)
3 bytes (CRC-CCITT) or 5 (CRC-32)
3 bytes (CRC-CCITT) or 5 (CRC-32)
2 bytes (CRC-CCITT) or 4 (CRC-32)
2 bytes
1 byte
1 byte
1 byte
5-202
CCR2L
(MDS1, MDS0, ADM) and the
Register Description (RSTA)
PEB 20525
PEF 20525
2000-09-14

Related parts for PEF 20525 F V1.3