PEF 20525 F V1.3 Infineon Technologies, PEF 20525 F V1.3 Datasheet - Page 82

no-image

PEF 20525 F V1.3

Manufacturer Part Number
PEF 20525 F V1.3
Description
IC CTRL PPP/HDLC SERIAL TQFP-100
Manufacturer
Infineon Technologies
Datasheet

Specifications of PEF 20525 F V1.3

Function
Serial Optimized Communications Controller
Interface
ASYNC, BISYNC, HDLC, PPP
Number Of Circuits
2
Voltage - Supply
3 V ~ 3.6 V
Current - Supply
50mA
Power (watts)
150mW
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
100-LFQFP
Includes
Bit Processor Functions, Serial Communication Controllers (SCCs)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
PEF20525FV1.3X
PEF20525FV13XP
SP000007592
The Global Interrupt Status Register (GSTAR) serves as pointer to pending channel
related interrupts and general purpose port interrupts.
3.6
3.6.1
General purpose port pins are provided on pins GP6, GP8, GP9 and GP10 in P-TQFP-
100-3 package (not provided in P-LFBGA-80-2 package). If external DMA support is not
enabled, pins GP0...GP2 are available as general purpose pins (in both P-TQFP-100-3
and P-LFBGA-80-2 package).
Every pin is separately programmable via the General Purpose Port Direction registers
GPDIRL/GPDIRH
GPnDIR=’1’, reset value).
If defined as output, the state of the pin is directly controlled via the General Purpose Port
Data registers GPDATL/GPDATH. Read access to these registers delivers the current
state of all GPP pins (input and output signals).
If defined as input, the state of the pin is monitored. The signal state of the corresponding
GP pins is sampled with a rising edge of CLK and is readable via registers GPDATL/
GPDATH.
3.6.2
The GPP block generates interrupts for transitions on each input signal. All changes may
be indicated via interrupt (optional). To enable interrupt generation, the corresponding
interrupt mask bit in registers
Bit GPI in the gloabl interrupt status register (GSTAR) is set to ’1’ if an interrupt was
generated by any one or more of the the general purpose port pins. The GPP pin causing
the interrupt can be located by reading the
Data Sheet
General Purpose Port Pins
GPP Functional Description
GPP Interrupt Indication
to operate as an output (bit GPnDIR=’0’) or as an input (bit
GPIML/GPIMH
82
GPISL/GPISH
must be reset to ’0’.
registers.
Functional Overview
PEB 20525
PEF 20525
2000-09-14

Related parts for PEF 20525 F V1.3