peb20534 Infineon Technologies Corporation, peb20534 Datasheet - Page 162

no-image

peb20534

Manufacturer Part Number
peb20534
Description
Dma Supported Serial Communication Controller With 4 Channels
Manufacturer
Infineon Technologies Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
peb20534H-10-V2.1
Manufacturer:
INF
Quantity:
5 510
Part Number:
peb20534H-10-V2.1
Manufacturer:
PHILIPS
Quantity:
5 510
Part Number:
peb20534H-10V2.1
Manufacturer:
MICRON
Quantity:
78
Part Number:
peb20534H-52V2.0
Manufacturer:
SIEMENS
Quantity:
5 510
Part Number:
peb20534H-52V2.0
Manufacturer:
SIEMENS
Quantity:
5 510
Part Number:
peb20534H10-V21
Manufacturer:
Infineon Technologies
Quantity:
10 000
Part Number:
peb20534H52-V2.1
Manufacturer:
Infineon Technologies
Quantity:
10 000
• Timing mode 2 (CCR0:SC1, SC0 = ‘11’)
7.7.5
In clock modes 0 and 1, the RTS output can be programmed via register CCR1 (SOC
bits) to be active when data (frame or character) is being transmitted. This signal is
delayed by one clock period with respect to the data output TxD, and marks all data bits
that could be transmitted without collision (see
may be implemented in which the bus access is resolved on a local basis (collision bus)
and where the data are sent one clock period later on a separate transmission line.
Figure 55
Note: For details on the functions of the RTS pin refer to
7.8
The SCC supports the following coding schemes for serial data:
– Non-Return-To-Zero (NRZ)
– Non-Return-To-Zero-Inverted (NRZI)
– FM0 (also known as Bi-Phase Space)
– FM1 (also known as Bi-Phase Mark)
– Manchester (also known as Bi-Phase)
7.8.1
NRZ: The signal level corresponds to the value of the data bit. By programming bit DIV
(CCR1 register), the SCC may invert the transmission and reception of data.
NRZI: A logical ‘0’ is indicated by a transition and a logical ‘1’ by no transition at the
beginning of the bit cell.
Data Sheet
Data is output with the falling clock edge and evaluated with the next falling clock
edge. Thus one complete clock period is available between data output and collision
detection.
(RTS, CTS, CD)” on Page
Functions Of Signal RTS in Serial Bus Configuration
Data Encoding
NRZ and NRZI Encoding
Request-to-Send in Bus Operation
CxD
TxD
RTS
164.
Serial Communication Controller (SCC) Cores
162
Figure
55). In this way a configuration
Collision
“Modem Control Signals
ITT00242
PEB 20534
PEF 20534
2000-05-30

Related parts for peb20534