peb20534 Infineon Technologies Corporation, peb20534 Datasheet - Page 74

no-image

peb20534

Manufacturer Part Number
peb20534
Description
Dma Supported Serial Communication Controller With 4 Channels
Manufacturer
Infineon Technologies Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
peb20534H-10-V2.1
Manufacturer:
INF
Quantity:
5 510
Part Number:
peb20534H-10-V2.1
Manufacturer:
PHILIPS
Quantity:
5 510
Part Number:
peb20534H-10V2.1
Manufacturer:
MICRON
Quantity:
78
Part Number:
peb20534H-52V2.0
Manufacturer:
SIEMENS
Quantity:
5 510
Part Number:
peb20534H-52V2.0
Manufacturer:
SIEMENS
Quantity:
5 510
Part Number:
peb20534H10-V21
Manufacturer:
Infineon Technologies
Quantity:
10 000
Part Number:
peb20534H52-V2.1
Manufacturer:
Infineon Technologies
Quantity:
10 000
In HDLC mode the last byte in the data section contains the status information of the
HDLC frame such as: result of CRC check, data overflow, frame aborted. This byte is
forwarded transparently from the SCC to the data buffer following the received data.
In ASYNC mode and BISYNC mode to every data byte an attached status byte can be
stored. This byte is forwarded transparently from the SCC to the data buffer and it
contains status information such as: parity, parity error, framing error.
Since the threshold of the SCC specific receive FIFOs can be set to 1, 2, 4, 16 or
24 bytes the receive data buffer DWORDs can contain less than four valid bytes (e.g. 1
or 2 bytes) In this case the data buffer contains holes of invalid data bytes. Refer to
Table 69 "CCR2: Channel Configuration Register 2" on Page
Table 15 provides examples for the receive data section.
Table 15
Mode
HDLC (Default) 4
HDLC
(Default)
ASYNC
(RFDF=1
RFTH=00)
Note: In general, BNO counts the valid bytes that have been transferred into the data
Data Sheet
buffer including RSTA (BNO <= NO). The receive status byte (RSTA) is treated
and counted as ’data’ by the DMA controller. As an example, an HDLC frame
containing 32 bytes to be transferred to the shared memory needs 33 bytes in the
receive data buffer due to the receive status byte, which is attached to the data by
the SCC. If NO =32 in this example, the receive status byte as well as the frame
end indication will be written to the next data buffer and descriptor respectively.
Receive Data Buffer Section
BNO Little Endian
7
6
RSTA byte 2 byte 1
11
byte 3 byte 2 byte 1
10
RSTA byte 5
01
status 0 data 0 data 0 status 0
status 1 data 1 data 1 status 1
status 2 data 2 data 2 status 2
74
00
byte 0 byte 0 byte 1
byte 0 byte 0 byte 1
byte 4 byte 4 byte 5
DMA Controller and Central FIFOs
Big Endian
11
10
296.
01
byte 2 RSTA
byte 2 byte 3
RSTA
PEB 20534
PEF 20534
2000-05-30
00

Related parts for peb20534