UPD78F0550MA-FAA-AX Renesas Electronics America, UPD78F0550MA-FAA-AX Datasheet - Page 199

no-image

UPD78F0550MA-FAA-AX

Manufacturer Part Number
UPD78F0550MA-FAA-AX
Description
MCU 8BIT 16-SSOP
Manufacturer
Renesas Electronics America
Series
78K0/Kx2-Lr
Datasheet

Specifications of UPD78F0550MA-FAA-AX

Package / Case
*
Voltage - Supply (vcc/vdd)
1.8 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Speed
10MHz
Number Of I /o
12
Core Processor
78K/0
Program Memory Type
FLASH
Ram Size
384 x 8
Program Memory Size
4KB (4K x 8)
Data Converters
A/D 4x10b
Oscillator Type
Internal
Peripherals
LVD, POR, PWM, WDT
Connectivity
I²C, LIN, UART/USART
Core Size
8-Bit
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
UPD78F0550MA-FAA-AX
Manufacturer:
Renesas
Quantity:
800
Part Number:
UPD78F0550MA-FAA-AX
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
5.6.3 Example of controlling subsystem clock
The following describes examples of setting procedures for the following cases.
(1) When oscillating XT1 clock
(2) When using external subsystem clock
(3) When using subsystem clock as CPU clock
(4) When stopping subsystem clock
The following two types of subsystem clocks
When the subsystem clock is not used, the XT1/P123 and XT2/EXCLKS/P124 pins can be used as input port pins.
Note
Cautions 1. The XT1/P123 and XT2/EXCLKS/P124 pins are in the input port mode after a reset release.
(1) Example of setting procedure when oscillating the XT1 clock
(2) Example of setting procedure when using the external subsystem clock
XT1 clock:
External subsystem clock: External clock is input to the EXCLKS pin.
<1> Setting XT1 and XT2 pins and selecting operation mode (PCC and OSCCTL registers)
<2> Waiting for the stabilization of the subsystem clock oscillation
Caution Do not change the value of XTSTART, EXCLKS, and OSCSELS while the subsystem clock is
<1> Setting XT1 and XT2 pins, selecting XT1 clock/external clock and controlling oscillation (PCC and
Caution Do not change the value of XTSTART, EXCLKS, and OSCSELS while the subsystem clock is
78K0/KC2-L only
Remark
When XTSTART, EXCLKS, and OSCSELS are set as any of the following, the mode is switched from
port mode to XT1 oscillation mode.
Wait for the oscillation stabilization time of the subsystem clock by software, using a timer function.
OSCCTL registers)
When XTSTART is cleared to 0 and EXCLKS and OSCSELS are set to 1, the mode is switched from
port mode to external clock input mode. In this case, input the external clock to the EXCLKS/XT2/P124
pins.
2. Do not start the peripheral hardware operation with the external clock from peripheral
XTSTART
XTSTART
hardware pins when the internal high-speed oscillation clock and high-speed system clock
are stopped while the CPU operates with the subsystem clock, or when in the STOP mode.
operating.
operating.
0
1
0
: don’t care
EXCLKS
EXCLKS
0
1
Crystal/ceramic resonator is connected across the XT1 and XT2 pins.
OSCSELS
OSCSELS
Preliminary User’s Manual U19111EJ2V1UD
1
1
CHAPTER 5 CLOCK GENERATOR
Note
XT1 oscillation mode
External clock input
mode
Subsystem Clock Pin
Subsystem Clock Pin
are available.
Operation Mode of
Operation Mode of
Crystal/ceramic resonator connection
Input port
P123/XT1 Pin
P123/XT1 Pin
External clock input
EXCLKS Pin
P124/XT2/
EXCLKS Pin
P124/XT2/
199

Related parts for UPD78F0550MA-FAA-AX