PI7C9X110 Pericom Semiconductor Corporation, PI7C9X110 Datasheet - Page 51

no-image

PI7C9X110

Manufacturer Part Number
PI7C9X110
Description
Pcie-to-pci Reversible Bridge
Manufacturer
Pericom Semiconductor Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PI7C9X110BNB
Manufacturer:
LATTICE
Quantity:
308
Part Number:
PI7C9X110BNB
Manufacturer:
PERICOM
Quantity:
20 000
Part Number:
PI7C9X110BNBE
Manufacturer:
PLX
Quantity:
1 238
Part Number:
PI7C9X110BNBE
Manufacturer:
PERICOM31
Quantity:
193
Part Number:
PI7C9X110BNBE
Manufacturer:
Pericom
Quantity:
10 000
Part Number:
PI7C9X110BNBE
Manufacturer:
PERICOM
Quantity:
20 000
Part Number:
PI7C9X110BNBE
0
7.4.42 RESERVED REGISTER – OFFSET 74h
7.4.43 GPIO DATA AND CONTROL REGISTER – OFFSET 78h
7.4.44 RESERVED REGISTER – OFFSET 7Ch
7.4.45 PCI-X CAPABILITY ID REGISTER – OFFSET 80h
7.4.46 NEXT CAPABILITY POINTER REGISTER – OFFSET 80h
7.4.47 PCI-X SECONDARY STATUS REGISTER – OFFSET 80h
Pericom Semiconductor
BIT
11:0
15:12
19:16
23:20
27:24
31:28
BIT
7:0
BIT
15:8
BIT
16
17
18
19
FUNCTION
Reserved
GPIO Output Write-1-to-
Clear
GPIO Output Write-1-to-Set
GPIO Output Enable Write-
1-to-Clear
GPIO Output Enable Write-
1-to-Set
GPIO Input Data Register
FUNCTION
PCI-X Capability ID
FUNCTION
Next Capability Pointer
FUNCTION
64-bit Device on Secondary
Bus Interface
133MHz Capable
Split Completion Discarded
Unexpected Split
Completion
TYPE
TYPE
TYPE
TYPE
RWC
RWC
RO /
RW
RW
RW
RW
RO
RO
RO
RO
RO
RO
Page 51 of 145
DESCRIPTION
Reset to 000h
Reset to 0h
Reset to 0h
Reset to 0h
Reset to 0h
Reset to 0h
DESCRIPTION
PCI-X Capability ID
Reset to 07h
DESCRIPTION
Point to power management
Reset to 90h
DESCRIPTION
64-bit not supported
Reset to 0
When this bit is 1, PI7C9X110 is 133MHz capable on its secondary bus
interface
Reset to 1 in forward bridge mode or 0 in reverse bridge mode
This bit is a read-only and set to 0 in reverse bridge mode or is read-write in
forward bridge mode
When this is set to 1, a split completion has been discarded by PI7C9X110 at
secondary bus because the requester did not accept the split completion
transaction
Reset to 0
This bit is set to 0 in forward bridge mode or is read-write in reverse bridge
mode
When this is set to 1, an unexpected split completion has been received with
the requester ID equaled to the secondary bus number, device number, and
function number at the PI7X9X110 secondary bus interface
Reset to 0
May 2008, Revision 2.6
PCIe-to-PCI Reversible Bridge
PI7C9X110

Related parts for PI7C9X110