EP4SE530H40I3 Altera, EP4SE530H40I3 Datasheet - Page 216

no-image

EP4SE530H40I3

Manufacturer Part Number
EP4SE530H40I3
Description
IC STRATIX IV FPGA 530K 1517HBGA
Manufacturer
Altera
Series
STRATIX® IV Er

Specifications of EP4SE530H40I3

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
976
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1517-HBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
Quantity:
325
Part Number:
EP4SE530H40I3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
SHARP
Quantity:
1 200
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
Quantity:
490
Part Number:
EP4SE530H40I3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4SE530H40I3N
0
6–44
Stratix IV Device Handbook Volume 1
Differential LVPECL
In Stratix IV devices, the LVPECL I/O standard is supported on input clock pins on
column and row I/O banks. LVPECL output operation is not supported in Stratix IV
devices. LVDS input buffers are used to support LVPECL input operation. AC
coupling is required when the LVPECL common-mode voltage of the output buffer is
higher than the LVPECL input common-mode voltage.
AC-coupled termination scheme. The 50-
external to the device.
Figure 6–32. LVPECL AC-Coupled Termination
Note to
(1) The LVPECL AC-coupled termination is applicable only when you use an Altera FPGA LVPECL transmitter.
DC-coupled LVPECL is supported if the LVPECL output common mode voltage is
within the Stratix IV LVPECL input buffer specification
Figure 6–33. LVPECL DC-Coupled Termination
Note to
(1) The LVPECL DC-coupled termination is applicable only when you use an Altera FPGA LVPECL transmitter.
Figure
Figure
LVPECL Output Buffer
LVPECL Output Buffer
6–32:
6–33:
Altera FPGA
Altera FPGA
0.1 μF
0.1 μF
Z
Z
Z
Z
O
O
O
O
= 50 Ω
= 50 Ω
= 50 Ω
= 50 Ω
Ω
(Note 1)
(Note 1)
resistors used at the receiver end are
V
ICM
100 Ω
Chapter 6: I/O Features in Stratix IV Devices
Figure 6–32
(Figure
50 Ω
50 Ω
Termination Schemes for I/O Standards
Stratix IV LVPECL
February 2011 Altera Corporation
Stratix IV LVPECL
Input Buffer
6–33).
Input Buffer
shows the

Related parts for EP4SE530H40I3