EP4SE530H40I3 Altera, EP4SE530H40I3 Datasheet - Page 276

no-image

EP4SE530H40I3

Manufacturer Part Number
EP4SE530H40I3
Description
IC STRATIX IV FPGA 530K 1517HBGA
Manufacturer
Altera
Series
STRATIX® IV Er

Specifications of EP4SE530H40I3

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
976
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1517-HBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
Quantity:
325
Part Number:
EP4SE530H40I3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
SHARP
Quantity:
1 200
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
Quantity:
490
Part Number:
EP4SE530H40I3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4SE530H40I3N
0
7–56
Document Revision History
Table 7–21. Document Revision History (Part 1 of 2)
Stratix IV Device Handbook Volume 1
February 2011
March 2010
Date
Version
Table 7–20. DQS Configuration Block Bit Sequence (Part 2 of 2)
Table 7–21
3.2
3.1
34..36
Updated
Added
Updated
Removed Table 7-1 and Table 7-6.
Applied new template.
Minor text edits.
Updated Figure 7–8, Figure 7–11, Figure 7–23, Figure 7–24, Figure 7–29, Figure 7–31,
and Figure 7–36.
Added Figure 7–9 and Figure 7–12.
Added Table 7–7.
Updated Table 7–1, Table 7–2, Table 7–3, Table 7–4, Table 7–6, Table 7–8 and Table 7–19.
Added note to the “Memory Interfaces Pin Support” section.
Changed “DLL1 through DLL4” to “DLL0 through DLL3” throughout.
Added frequency mode 7 throughout.
Minor text edits.
Bit
37
38
39
40
41
42
43
44
45
lists the revision history for this chapter.
Table
Table
Figure
7–12.
7–5,
7–36.
Table
7–6,
Table
7–11,
Chapter 7: External Memory Interfaces in Stratix IV Devices
enadqsenablephasetransferreg
Changes
enaoutputphasetransferreg
enainputphasetransferreg
dqsenablectrlphaseinvert
enaoctphasetransferreg
resyncinputphaseinvert
octdelaysetting2[0..2]
dqsoutputphaseinvert
dqoutputphaseinvert
Table
enadataoutbypass
Bit Name
7–19, and
Table
February 2011 Altera Corporation
7–20.
Document Revision History

Related parts for EP4SE530H40I3