EP4SE530H40I3 Altera, EP4SE530H40I3 Datasheet - Page 502

no-image

EP4SE530H40I3

Manufacturer Part Number
EP4SE530H40I3
Description
IC STRATIX IV FPGA 530K 1517HBGA
Manufacturer
Altera
Series
STRATIX® IV Er

Specifications of EP4SE530H40I3

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
976
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1517-HBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
Quantity:
325
Part Number:
EP4SE530H40I3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
SHARP
Quantity:
1 200
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
Quantity:
490
Part Number:
EP4SE530H40I3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4SE530H40I3N
0
1–58
Figure 1–47. Deserializer Operation in Single-Width Mode
Stratix IV Device Handbook Volume 2: Transceivers
f
After offset cancellation is complete, the divider settings are restored. Then the
reconfiguration block sends and receives data to the ALTGX instance using the
reconfig_togxb and reconfig_fromgxb buses. Connect the buses between the
ALTGX_RECONFIG and ALTGX instances. The de-assertion of the busy signal from
the offset cancellation control logic indicates the offset cancellation process is
complete.
Due to the offset cancellation process, the transceiver reset sequence has changed. For
more information about the offset cancellation process, refer to the
Power Down in Stratix IV Devices
Deserializer
The deserializer block clocks in serial input data from the receiver buffer using the
high-speed serial recovered clock and deserializes it using the low-speed parallel
recovered clock. It forwards the deserialized data to the receiver PCS channel.
In single-width mode, the deserializer supports 8-bit and 10-bit deserialization
factors. In double-width mode, the deserializer supports 16-bit and 20-bit
deserialization factors.
Figure 1–47
deserialization factor.
Received Data
Recovery
Clock
Unit
High-Speed Serial Recovered Clock
Low-Speed Parallel Recovered Clock
shows the deserializer operation in single-width mode with a 10-bit
D9
D8
D7
D6
D5
D4
D3
D2
D1
D0
chapter.
D9
D8
D7
D6
D5
D4
D3
D2
D1
D0
Chapter 1: Transceiver Architecture in Stratix IV Devices
10
To Word
Aligner
February 2011 Altera Corporation
Transceiver Block Architecture
Reset Control and

Related parts for EP4SE530H40I3