EP4SE530H40I3 Altera, EP4SE530H40I3 Datasheet - Page 828

no-image

EP4SE530H40I3

Manufacturer Part Number
EP4SE530H40I3
Description
IC STRATIX IV FPGA 530K 1517HBGA
Manufacturer
Altera
Series
STRATIX® IV Er

Specifications of EP4SE530H40I3

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
976
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1517-HBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
Quantity:
325
Part Number:
EP4SE530H40I3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
SHARP
Quantity:
1 200
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
Quantity:
490
Part Number:
EP4SE530H40I3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4SE530H40I3N
0
4–22
Figure 4–12. Reset Sequence of PCIe Functional Mode
Notes to
(1) For t
(2) The minimum T1 and T2 period is 4 μs.
(3) The minimum T3 period is two parallel clock cycles.
Stratix IV Device Handbook Volume 2: Transceivers
Reset / Power Down Signals
Figure
pll_powerdown
PCIe Functional Mode
Output Status Signals
4–12:
duration, refer to the
pll _ powerdown
rx _ analogreset
rx _ pll _locked
rx _ freqlocked
tx _ digitalreset
rx _ digitalreset
pll _locked
You can configure PCIe functional mode with or without the receiver clock rate
compensation FIFO in the Stratix IV device. The reset sequence remains the same
whether or not you use the receiver clock rate compensation FIFO.
PCIe Reset Sequence
The PCIe protocol consists of an initialization/compliance phase and a normal
operation phase. The reset sequences for these two phases are described based on the
timing diagram in
busy
1
t
pll_powerdown (1)
DC and Switching Characteristics for Stratix IV Devices
Initialization / Compliance Phase
2
Figure
Two parallel clock cycles
4–12.
3
4
5
6
7
8
9
Chapter 4: Reset Control and Power Down in Stratix IV Devices
T1 (2)
chapter.
10
Normal Operation Phase
Ignore receive data
11
February 2011 Altera Corporation
T2 (2)
Transceiver Reset Sequences
12
T3 (3)
13

Related parts for EP4SE530H40I3