EP4SE530H40I3 Altera, EP4SE530H40I3 Datasheet - Page 871

no-image

EP4SE530H40I3

Manufacturer Part Number
EP4SE530H40I3
Description
IC STRATIX IV FPGA 530K 1517HBGA
Manufacturer
Altera
Series
STRATIX® IV Er

Specifications of EP4SE530H40I3

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
976
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1517-HBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
Quantity:
325
Part Number:
EP4SE530H40I3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
SHARP
Quantity:
1 200
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
Quantity:
490
Part Number:
EP4SE530H40I3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4SE530H40I3N
0
Chapter 5: Dynamic Reconfiguration in Stratix IV Devices
Dynamic Reconfiguration Modes Implementation
Table 5–7. Channel Reconfiguration Classifications
February 2011 Altera Corporation
By reconfiguring the CMU PLL connected to the
transceiver channel.
By selecting the alternate CMU PLL in the transceiver
block to supply clocks to the transceiver channel.
Every transmitter channel has one local clock divider.
Similarly, every receiver channel has one local clock
divider. You can reconfigure the data rate of a transceiver
channel by reconfiguring these local clock dividers to 1,
2, or 4. When you reconfigure these local clock dividers,
ensure that the functional mode of the transceiver
channel supports the reconfigured data rate.
1
1
1
1
Data Rate Reconfiguration
Channel and CMU PLL reconfiguration mode only affects the channel involved in the
reconfiguration (the transceiver channel specified by the logical_channel_address
port), without affecting the remaining transceiver channels controlled by the dynamic
reconfiguration controller.
You cannot reconfigure the auxiliary transmit (ATX) PLLs in Stratix IV transceivers.
Channel Reconfiguration Classifications
Table 5–7
In addition to the categories mentioned, you can also choose to reconfigure both the
data rate and functional mode of a transceiver channel.
For the following sections, assume that the transceiver channel has the Receiver and
Transmitter configuration in the ALTGX MegaWizard Plug-In Manager, unless
specified as Transmitter only or Receiver only.
The blocks that are reconfigured by this dynamic reconfiguration mode are the PCS
and PMA blocks of a transceiver channel, the local divider settings of the transmitter
and receiver channel, and the CMU PLL.
Blocks Reconfigured in Channel and CMU PLL Reconfiguration Mode
lists the classification for channel and CMU PLL reconfiguration mode.
Use this feature to reconfigure the existing functional
mode of the transceiver channel to a totally different
functional mode.
There is no limit to the number of functional modes you
can reconfigure the transceiver channel to if the various
clocks involved support the transition. For more
information about core clocks, refer to
“Clocking/Interface Options” on page
Functional Mode Reconfiguration
Stratix IV Device Handbook Volume 2: Transceivers
5–30.
5–25

Related parts for EP4SE530H40I3