EP4SE530H40I3 Altera, EP4SE530H40I3 Datasheet - Page 588

no-image

EP4SE530H40I3

Manufacturer Part Number
EP4SE530H40I3
Description
IC STRATIX IV FPGA 530K 1517HBGA
Manufacturer
Altera
Series
STRATIX® IV Er

Specifications of EP4SE530H40I3

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
976
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1517-HBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
Quantity:
325
Part Number:
EP4SE530H40I3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
SHARP
Quantity:
1 200
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
Quantity:
490
Part Number:
EP4SE530H40I3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4SE530H40I3N
0
1–144
Figure 1–114. Dynamic Switch Signaling in PIPE ×1 Mode
Table 1–54. Transceiver Clock Frequencies Signaling Rates in PCIe ×1 Mode
Stratix IV Device Handbook Volume 2: Transceivers
High-Speed Serial Clock
Low-Speed Parallel Clock
Serial Recovered Clock
Parallel Recovered Clock
FPGA Fabric-Transceiver Interface Clock
FPGA
Fabric
Transceiver Clocks
rateswitch
Interface
PIPE
Figure 1–114
(5 Gbps) data rate.
In PCIe ×1 mode configured at Gen2 (5 Gbps) data rate, when the PCIe rateswitch
controller sees a transition on the rateswitch signal, it sends control signal
pcie_gen2switch to the PCIe clock switch circuitry in the local clock divider block and
the receiver CDR to switch to the instructed signaling rate. A low-to-high transition
on the rateswitch signal initiates a Gen1 (2.5 Gbps) to Gen2 (5 Gbps) signaling
rateswitch. A high-to-low transition on the rateswitch signal initiates a Gen2
(5 Gbps) to Gen1 (2.5 Gbps) signaling rateswitch.
Table 1–54
and 5 Gbps signaling rates.
reset_int
reset_int
Compensation
Compensation
Transceiver
Transmitter
Controller
Receiver
Express
Phase
Phase
Switch
PCS
FIFO
FIFO
Rate
PCI
Dynamic Switch Between Gen1 (2.5 Gbps) and Gen2 (5 Gbps) Signaling Rates in PCIe
x1 Mode
lists the transceiver clock frequencies when switching between 2.5 Gbps
rx_locktorefclk
Output Clock
Output Clock
CMU0_PLL
CMU1_PLL
rx_freqlocked
rx_locktodata
shows the PCIe rateswitch circuitry in PCIe ×1 mode configured at Gen2
signal detect
rx_datain
rx_cruclk
Gen1 (2.5 Gbps) to Gen2 (5 Gbps)
(Low-to-High Transition on the
pcie_gen2switch_done
/1, /2, /4
pcie_gen2switch
/2
250 MHz to 500 MHz
250 MHz to 500 MHz
125 MHz to 250 MHz
1.25 GHz to 2.5 GHz
1.25 GHz to 2.5 GHz
rateswitch Signal)
Transceiver Channel
Frequency
Controller
LTR/LTD
Detector
Detector
Phase
Phase
(PD)
(PD)
Switch
Clock and Data Recovery (CDR) Unit
/1, /2, /4
Local Clock Divider
PCI Express
Clock Switch
pcie_gen2switch
Circuitry
Chapter 1: Transceiver Architecture in Stratix IV Devices
Loop Filter
Pump +
Charge
PCI Express Clock Switch Circuitry
1
0
V
/M
CO
Gen2 (5 Gbps) to Gen1 (2.5 Gbps)
(High-to-Low Transition on the
/2
/4, /5, /8, /10
500 MHz to 250 MHz
500 MHz to 250 MHz
250 MHz to 125 MHz
2.5 GHz to 1.25 GHz
2.5 GHz to 1.25 GHz
/L
rateswitch Signal)
February 2011 Altera Corporation
Transceiver Block Architecture
Switch
Serial Recovered Clock
Parallel Recovered Clock
High-Speed Serial Clock
Low-Speed Parallel Clock

Related parts for EP4SE530H40I3