EP4SE530H40I3 Altera, EP4SE530H40I3 Datasheet - Page 636

no-image

EP4SE530H40I3

Manufacturer Part Number
EP4SE530H40I3
Description
IC STRATIX IV FPGA 530K 1517HBGA
Manufacturer
Altera
Series
STRATIX® IV Er

Specifications of EP4SE530H40I3

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
976
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1517-HBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
Quantity:
325
Part Number:
EP4SE530H40I3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
SHARP
Quantity:
1 200
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
Quantity:
490
Part Number:
EP4SE530H40I3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4SE530H40I3N
0
1–192
Figure 1–156. Enabled PCS Functional Blocks in Parallel Loopback
Table 1–69. Enabled PCS Functional Blocks for Parallel Loopback
Stratix IV Device Handbook Volume 2: Transceivers
Configuration
Single-width mode
Double-width mode
FPGA
Fabric
BIST incremental
pattern generator
BIST incremental
Compen-
pattern verifier
sation
FIFO
RX
The parallel loopback mode is available only with a built-in 16-bit incremental pattern
generator and verifier. The channel width is fixed to 16 bits in this mode. Also in this
mode, the incremental pattern 00-FF is looped back to the receiver channel at the PCS
functional block boundary before the PMA and is sent to the tx_dataout port. The
received data is verified by the verifier. This loopback allows you to verify the
complete PCS block. The differential output voltage of the transmitted serial data on
the tx_dataout port is based on the selected V
loopback is shown in
the FPGA logic for verification.
Table 1–69
mode. The last column in
parallel loopback.
The status signals rx_bistdone and rx_bisterr indicate the status of the verifier. The
rx_bistdone port is asserted and stays high when the verifier either receives one full
cycle of incremental pattern or it detects an error in the receiver data. The rx_bisterr
signal is asserted and stays high when the verifier detects an error. You can reset the
incremental pattern generator and verifier by asserting the tx_digitalreset and
rx_digitalreset signals, respectively.
8B/10B Encoder
Compen-
Phase
sation
FIFO
TX
Enabled
Enabled
lists the enabled PCS functional blocks for single-width and double-width
Serializer
Byte
serializer
Byte
De-
Byte Serializer
Figure
Disabled
Enabled
Table 1–69
Encoder
8B/10B
1–156. The incremental data pattern is not available to
Decoder
Receiver Channel PCS
8B/10B
600 Mbps to 3.125 Gbps
Transmitter Channel PCS
lists the supported channel width setting for
Data Rate Range
1 Gbps to 5 Gbps
Chapter 1: Transceiver Architecture in Stratix IV Devices
Aligner
Word
OD
settings. The datapath for parallel
loopback
Parallel
MegaWizard Plug-In Manager
February 2011 Altera Corporation
Supported Channel Width
serializer
Serializer
Transmitter Channel PMA
for Parallel Loopback
Receiver Channel PMA
De-
Setting in the ALTGX
Transceiver Block Architecture
Receiver
CDR
16
16

Related parts for EP4SE530H40I3