EP4SE530H40I3 Altera, EP4SE530H40I3 Datasheet - Page 549

no-image

EP4SE530H40I3

Manufacturer Part Number
EP4SE530H40I3
Description
IC STRATIX IV FPGA 530K 1517HBGA
Manufacturer
Altera
Series
STRATIX® IV Er

Specifications of EP4SE530H40I3

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
976
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1517-HBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
Quantity:
325
Part Number:
EP4SE530H40I3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
SHARP
Quantity:
1 200
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
Quantity:
490
Part Number:
EP4SE530H40I3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4SE530H40I3N
0
Chapter 1: Transceiver Architecture in Stratix IV Devices
Transceiver Block Architecture
Figure 1–91. Rateswitch in PCIe Mode
Note to
(1) Time T1 is pending characterization.
February 2011 Altera Corporation
Low-Speed Parallel Clock
Figure
pipephydonestatus
1–91:
rateswitch
1
1
When creating a PCIe Gen2 configuration, configure the CMU PLL to 5 Gbps. This
helps to generate the 2.5 Gbps and 5 Gbps high-speed serial clock using the rateswitch
circuit.
The /S divider receives the clock output from the /N divider or PCIE rateswitch
circuit (only in PCIe mode) and generates the low-speed parallel clock for the PCS
block of all transmitter channels and coreclkout for the FPGA fabric. If the byte
serializer block is enabled in bonded channel modes, the /S divider output is divided
by the /2 divider and sent out as coreclkout to the FPGA fabric. The Quartus II
software automatically selects the /S values based on the deserialization width setting
(single-width or double-width mode) that you select in the ALTGX MegaWizard
Plug-In Manager. For more information about single-width or double-width mode,
refer to
The Quartus II software automatically selects all the divider settings based on the
input clock frequency, data rate, deserialization width, and channel width settings.
“Transceiver Channel Architecture” on page
Low-Speed Parallel Clock Generation
250 MHz (Gen 1)
(Note 1)
T1
500 MHz (Gen 2)
Stratix IV Device Handbook Volume 2: Transceivers
1–17.
T1
250 MHz (Gen 1)
1–105

Related parts for EP4SE530H40I3