EP4SE530H40I3 Altera, EP4SE530H40I3 Datasheet - Page 483

no-image

EP4SE530H40I3

Manufacturer Part Number
EP4SE530H40I3
Description
IC STRATIX IV FPGA 530K 1517HBGA
Manufacturer
Altera
Series
STRATIX® IV Er

Specifications of EP4SE530H40I3

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
976
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1517-HBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
Quantity:
325
Part Number:
EP4SE530H40I3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
SHARP
Quantity:
1 200
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
Quantity:
490
Part Number:
EP4SE530H40I3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4SE530H40I3N
0
Chapter 1: Transceiver Architecture in Stratix IV Devices
Transceiver Block Architecture
Figure 1–35. Transmitter Local Clock Divider Block
February 2011 Altera Corporation
CMU1 PLL High-Speed Clock
CMU0 PLL High-Speed Clock
f
1
pulse is driven on the pipephydonestatus port and 3'b011 is driven on the pipestatus
port to indicate that a receiver has been detected. There is some latency after asserting
the tx_detectrxloopback signal, before the receiver detection is indicated on the
pipephydonestatus port. For signal timing to perform the receiver detect operation,
refer to
The tx_forceelecidle port must be asserted at least 10 parallel clock cycles prior to
the tx_detectrxloopback port to ensure that the transmitter buffer is tri-stated.
The Stratix IV GX and GT transmitter output buffers support transmission of PCIe
Electrical Idle (or individual transmitter tri-state). The tx_forceelecidle port puts
the transmitter buffer in Electrical Idle mode. This port has a specific functionality in
each power state. For the signal timing to perform the electrical idle transmission in
PCIe mode, refer to
For more information about using the tx_forceelecidle signal under different power
states, refer to the PCIe specification 2.0.
Transmitter Local Clock Divider Block
Each transmitter channel contains a local clock divider block. It receives the
high-speed clock from the CMU0 PLL or CMU1 PLL and generates the high-speed serial
clock for the serializer and the low-speed parallel clock for the transmitter PCS
datapath. The low-speed parallel clock is also forwarded to the FPGA fabric
(tx_clkout). The local clock divider block allows each transmitter channel to run at
/1, /2, or /4 of the CMU PLL data rate. The local clock divider block is used only in
non-bonded functional modes (for example, GIGE, SONET/SDH, and SDI mode).
Figure 1–35
PCIe Electrical Idle
Figure 1–109 on page
shows the transmitter local clock divider block.
Figure 1–108 on page
÷
1, 2, or 4
÷
n
1–134.
÷
4, 5, 8, or 10
1–133.
Stratix IV Device Handbook Volume 2: Transceivers
Low-Speed
Parallel Clock
High-Speed
Serial Clock
1–39

Related parts for EP4SE530H40I3