EP4SE530H40I3 Altera, EP4SE530H40I3 Datasheet - Page 527

no-image

EP4SE530H40I3

Manufacturer Part Number
EP4SE530H40I3
Description
IC STRATIX IV FPGA 530K 1517HBGA
Manufacturer
Altera
Series
STRATIX® IV Er

Specifications of EP4SE530H40I3

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
976
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1517-HBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
Quantity:
325
Part Number:
EP4SE530H40I3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
SHARP
Quantity:
1 200
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
Quantity:
490
Part Number:
EP4SE530H40I3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4SE530H40I3N
0
Chapter 1: Transceiver Architecture in Stratix IV Devices
Transceiver Block Architecture
Figure 1–66. Rate Match Deletion in GIGE Mode
Figure 1–67. Rate Match Insertion in GIGE Mode
February 2011 Altera Corporation
rx_rmfifodatadeleted
rx_rmfifodatainserted
dataout
datain
1
dataout
datain
The rate match FIFO can insert or delete as many /I2/ or /C2/ (first two bytes) as
necessary to perform the rate match operation.
Two flags, rx_rmfifodatadeleted and rx_rmfifodatainserted, that indicate rate
match FIFO deletion and insertion events, respectively, are forwarded to the FPGA
fabric. Both the rx_rmfifodatadeleted and rx_rmfifodatainserted flags are asserted
for two clock cycles for each deleted and inserted /I2/ ordered set, respectively.
Figure 1–66
symbols are required to be deleted. Because the rate match FIFO can only delete /I2/
ordered set, it deletes two /I2/ ordered sets (four symbols deleted).
Figure 1–67
symbol is required to be inserted. Because the rate match FIFO can only insert a /I2/
ordered set, it inserts one /I2/ ordered set (two symbols inserted).
Two flags, rx_rmfifofull and rx_rmfifoempty, are forwarded to the FPGA fabric to
indicate rate match FIFO full and empty conditions.
In GIGE mode, the rate match FIFO does not insert or delete code groups
automatically to overcome FIFO empty and full conditions, respectively. It asserts the
rx_rmfifofull and rx_rmfifoempty flags for at least two recovered clock cycles to
indicate rate match FIFO full and empty conditions, respectively.
In the case of rate match FIFO full and empty conditions, you must assert the
rx_digitalreset signal to reset the receiver PCS blocks.
Dx.y
Dx.y
Dx.y
Dx.y
shows an example of rate match FIFO deletion in the case where three
First /I2/ Ordered Set
shows an example of rate match FIFO insertion in the case where one
K28.5
K28.5
First /I2/ Ordered Set
K28.5
K28.5
D16.2
D16.2
D16.2
D16.2
/I2/ Ordered Set Deleted
Second /I2/ Ordered Set
Second /I2/ Ordered Set
K28.5
K28.5
Dx.y
K28.5
D16.2
D16.2
D16.2
Stratix IV Device Handbook Volume 2: Transceivers
K28.5
Third /I2/ Ordered Set
K28.5
D16.2
D16.2
Dx.y
Dx.y
1–83

Related parts for EP4SE530H40I3