DK-DEV-5M570ZN Altera, DK-DEV-5M570ZN Datasheet - Page 155

KIT DEV MAX V 5M570Z

DK-DEV-5M570ZN

Manufacturer Part Number
DK-DEV-5M570ZN
Description
KIT DEV MAX V 5M570Z
Manufacturer
Altera
Series
MAX® Vr
Type
CPLDr

Specifications of DK-DEV-5M570ZN

Contents
Board, Cable(s), Software and Documentation
Silicon Manufacturer
Altera
Core Architecture
CPLD
Core Sub-architecture
MAX
Silicon Core Number
5M
Silicon Family Name
MAX V
Kit Contents
MAX V CPLD Development Board, USB Cable
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With/related Products
5M570ZF256
Lead Free Status / Rohs Status
Compliant
Other names
544-2722

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DK-DEV-5M570ZN
Manufacturer:
ALTERA
0
Chapter 8: JTAG Boundary-Scan Testing in MAX V Devices
IEEE Std. 1149.1 BST Operation Control
Figure 8–8. IEEE Std. 1149.1 BST SAMPLE/PRELOAD Mode
December 2010 Altera Corporation
Figure 8–8
SAMPLE/PRELOAD instruction code shifts in through the TDI pin. The TAP controller
advances to the CAPTURE_DR state and then to the SHIFT_DR state, where it remains if
TMS is held low. The data shifted out of the TDO pin consists of the data that was
present in the capture registers after the capture phase. New test data shifted into the
TDI pin appears at the TDO pin after being clocked through the entire boundary-scan
register.
OUTJ
OUTJ
OEJ
OEJ
INJ
INJ
SHIFT
SHIFT
SDI
SDI
shows the capture, shift, and update phases of SAMPLE/PRELOAD mode.
0
1
0
1
0
1
0
1
0
1
0
1
CLOCK
CLOCK
D
D
D
D
D
D
Output
Output
Input
Input
OE
OE
Q
Q
Q
Q
Q
Q
(Shift and Update Phase)
SDO
SDO
Capture
Registers
Capture
Registers
(Capture Phase)
UPDATE
UPDATE
D
D
D
D
Output
Output
OE
OE
Q
Q
Q
Q
Update
Registers
Update
Registers
HIGHZ
HIGHZ
0
1
0
1
MODE
MODE
0
1
0
1
0
1
0
1
Global Signals
Global Signals
PIN_IN
PIN_OE
PIN_OUT
PIN_IN
PIN_OE
PIN_OUT
Output
Buffer
Output
Buffer
Pin
Pin
MAX V Device Handbook
8–9

Related parts for DK-DEV-5M570ZN