HD64F3048VTF8 Renesas Electronics America, HD64F3048VTF8 Datasheet - Page 449

IC H8 MCU FLASH 128K 100-QFP

HD64F3048VTF8

Manufacturer Part Number
HD64F3048VTF8
Description
IC H8 MCU FLASH 128K 100-QFP
Manufacturer
Renesas Electronics America
Series
H8® H8/300Hr
Datasheet

Specifications of HD64F3048VTF8

Core Processor
H8/300H
Core Size
16-Bit
Speed
8MHz
Connectivity
SCI, SmartCard
Peripherals
DMA, PWM, WDT
Number Of I /o
70
Program Memory Size
128KB (128K x 8)
Program Memory Type
FLASH
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 8x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
100-TQFP, 100-VQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Other names
HD64F3048VX8
11.2.9
TPCR is an 8-bit readable/writable register that selects output trigger signals for TPC outputs on a
group-by-group basis.
TPCR is initialized to H'FF by a reset and in hardware standby mode. It is not initialized in
software standby mode.
Bits 7 and 6—Group 3 Compare Match Select 1 and 0 (G3CMS1, G3CMS0): These bits
select the compare match event that triggers TPC output group 3 (TP
Bit 7: G3CMS1
0
1
Bit
Initial value
Read/Write
TPC Output Control Register (TPCR)
Group 3 compare
match select 1 and 0
These bits select
the compare match
event that triggers
TPC output group 3
(TP
15
G3CMS1
to TP )
R/W
Bit 6: G3CMS0
0
1
0
1
7
1
12
G3CMS0
R/W
6
1
Group 2 compare
match select 1 and 0
These bits select
the compare match
event that triggers
TPC output group 2
(TP
11
G2CMS1
R/W
to TP )
Description
TPC output group 3 (TP
match in ITU channel 0
TPC output group 3 (TP
match in ITU channel 1
TPC output group 3 (TP
match in ITU channel 2
TPC output group 3 (TP
match in ITU channel 3
5
1
8
Section 11 Programmable Timing Pattern Controller
G2CMS0
R/W
4
1
Group 1 compare
match select 1 and 0
These bits select
the compare match
event that triggers
TPC output group 1
(TP to TP )
G1CMS1
Rev. 7.00 Sep 21, 2005 page 423 of 878
7
R/W
3
1
15
15
15
15
4
to TP
to TP
to TP
to TP
G1CMS0
15
R/W
2
1
to TP
12
12
12
12
) is triggered by compare
) is triggered by compare
) is triggered by compare
) is triggered by compare
Group 0 compare
match select 1 and 0
These bits select
the compare match
event that triggers
TPC output group 0
(TP to TP )
12
G0CMS1
3
).
R/W
REJ09B0259-0700
1
1
0
(Initial value)
G0CMS0
R/W
0
1

Related parts for HD64F3048VTF8