XC3S200-4TQG144I Xilinx Inc, XC3S200-4TQG144I Datasheet - Page 87

FPGA Spartan®-3 Family 200K Gates 4320 Cells 630MHz 90nm Technology 1.2V 144-Pin TQFP

XC3S200-4TQG144I

Manufacturer Part Number
XC3S200-4TQG144I
Description
FPGA Spartan®-3 Family 200K Gates 4320 Cells 630MHz 90nm Technology 1.2V 144-Pin TQFP
Manufacturer
Xilinx Inc
Series
Spartan™-3r
Datasheet

Specifications of XC3S200-4TQG144I

Package
144TQFP
Family Name
Spartan®-3
Device Logic Units
4320
Device System Gates
200000
Maximum Internal Frequency
630 MHz
Typical Operating Supply Voltage
1.2 V
Maximum Number Of User I/os
97
Ram Bits
221184
Package / Case
144-TQFP, 144-VQFP
Mounting Type
Surface Mount
Voltage - Supply
1.14 V ~ 3.465 V
Operating Temperature
-40°C ~ 100°C
Number Of I /o
97
Number Of Logic Elements/cells
*
Number Of Gates
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC3S200-4TQG144I
Manufacturer:
XILINX
Quantity:
1 029
Part Number:
XC3S200-4TQG144I
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC3S200-4TQG144I
Manufacturer:
XILINX
Quantity:
5 000
Part Number:
XC3S200-4TQG144I
Manufacturer:
XILINX
0
Table 58: Switching Characteristics for the DLL
DS099-3 (v2.5) December 4, 2009
Product Specification
98
Output Frequency Ranges
CLKOUT_FREQ_1X_LF
CLKOUT_FREQ_1X_HF
CLKOUT_FREQ_2X_LF
CLKOUT_FREQ_DV_LF
CLKOUT_FREQ_DV_HF
Output Clock Jitter
CLKOUT_PER_JITT_0
CLKOUT_PER_JITT_90
CLKOUT_PER_JITT_180
CLKOUT_PER_JITT_270
CLKOUT_PER_JITT_2X
CLKOUT_PER_JITT_DV1
CLKOUT_PER_JITT_DV2
Duty Cycle
CLKOUT_DUTY_CYCLE_DLL
Phase Alignment
CLKIN_CLKFB_PHASE
CLKOUT_PHASE
Symbol
R
(4)
(3)
(5)
Frequency for the CLK0,
CLK90, CLK180, and CLK270
outputs
Frequency for the CLK0 and
CLK180 outputs
Frequency for the CLK2X and
CLK2X180 outputs
Frequency for the CLKDV
output
Period jitter at the CLK0 output
Period jitter at the CLK90 output
Period jitter at the CLK180
output
Period jitter at the CLK270
output
Period jitter at the CLK2X and
CLK2X180 outputs
Period jitter at the CLKDV
output when performing integer
division
Period jitter at the CLKDV
output when performing
non-integer division
Duty cycle variation for the
CLK0, CLK90, CLK180,
CLK270, CLK2X, CLK2X180,
and CLKDV outputs
Phase offset between the
CLKIN and CLKFB inputs
Phase offset between any two
DLL outputs (except CLK2X
and CLK0)
Phase offset between the
CLK2X and CLK0 outputs
Description
Spartan-3 FPGA Family: DC and Switching Characteristics
www.xilinx.com
Frequency Mode /
F
CLKIN
High
High
Low
Low
Low
All
All
All
Range
XC3S50
XC3S200
XC3S400
XC3S1000
XC3S1500
XC3S2000
XC3S4000
XC3S5000
Device
All
All
All
1.125
Min
18
48
36
3
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-5
Speed Grade
±
±
±
±
±
±
±
±
±
±
±
±
±
±
±
±
±
±
Max
167
280
334
110
185
100
150
150
150
200
150
300
150
150
250
400
400
400
400
400
150
140
250
1.125
Min
18
48
36
3
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-4
±
±
±
±
±
±
±
±
±
±
±
±
±
±
±
±
±
±
Max
167
280
334
110
185
100
150
150
150
200
150
300
150
150
250
400
400
400
400
400
150
140
250
Units
MHz
MHz
MHz
MHz
MHz
ps
ps
ps
ps
ps
ps
ps
ps
ps
ps
ps
ps
ps
ps
ps
ps
ps
ps
87

Related parts for XC3S200-4TQG144I