XC4VFX20-10FFG672C Xilinx Inc, XC4VFX20-10FFG672C Datasheet - Page 206

IC FPGA VIRTEX-4 FX 20K 672-FBGA

XC4VFX20-10FFG672C

Manufacturer Part Number
XC4VFX20-10FFG672C
Description
IC FPGA VIRTEX-4 FX 20K 672-FBGA
Manufacturer
Xilinx Inc
Series
Virtex™-4r

Specifications of XC4VFX20-10FFG672C

Total Ram Bits
1253376
Number Of Logic Elements/cells
19224
Number Of Labs/clbs
2136
Number Of I /o
320
Voltage - Supply
1.14 V ~ 1.26 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
672-BBGA, FCBGA
No. Of Logic Blocks
19224
No. Of Macrocells
19224
No. Of Speed Grades
10
No. Of I/o's
320
Clock Management
DCM
I/o Supply Voltage
3.45V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
HW-V4-ML405-UNI-G - EVALUATION PLATFORM VIRTEX-4
Number Of Gates
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC4VFX20-10FFG672C
Manufacturer:
ADVANTEK
Quantity:
314
Part Number:
XC4VFX20-10FFG672C
Manufacturer:
XilinxInc
Quantity:
3 000
Part Number:
XC4VFX20-10FFG672C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC4VFX20-10FFG672C
Manufacturer:
XILINX
Quantity:
1 000
Part Number:
XC4VFX20-10FFG672C
Manufacturer:
XILINX
0
Part Number:
XC4VFX20-10FFG672C
Manufacturer:
XILINX/赛灵思
Quantity:
20 000
Part Number:
XC4VFX20-10FFG672C
0
Chapter 5: Configurable Logic Blocks (CLBs)
Table 5-5: General Slice Timing Parameters (Continued)
206
T
T
Sequential Delays
T
T
Setup and Hold for Slice Sequential Elements
T
T
T
T
T
T
Set/Reset
TRPW
TRQ
FTOG
IF6Y
INAFX
CKO
CKLO
xxCK
CKxx
DICK
FXCK
CECK
SRCK
Parameter
/T
/T
/T
= Setup time (before clock edge)
= Hold time (after clock edge)
/T
/T
CKDI
CKSR
CKFX
CKCE
INBFX
F
YMUX output
F
output
FF Clock (CLK) to XQ/YQ
outputs
Latch Clock (CLK) to
XQ/YQ outputs
BX/BY Inputs
F
CE input
SR/BY inputs
XINA
XINA
XINA
/F
/F
/F
XINB
XINB
XINB
Function
inputs to
inputs to FX
Input
Propagation delay from the F
the YMUX output of the slice.
Propagation delay from the F
the FX output of the slice.
Time after the clock that data is stable at the XQ/YQ outputs of the
slice sequential elements (configured as a flip-flop).
Time after the clock that data is stable at the XQ/YQ outputs of the
slice sequential elements (configured as a latch).
Time before Clock (CLK) that data from the BX or BY inputs of the
slice must be stable at the D-input of the slice sequential elements
(configured as a flip-flop).
Time before Clock (CLK) that data from the F
the slice must be stable at the D-input of the slice sequential elements
(configured as a flip-flop).
Time before Clock (CLK) that the CE (Clock Enable) input of the slice
must be stable at the CE-input of the slice sequential elements
(configured as a flip-flop).
Time before Clock (CLK) that the SR (Set/Reset) and the BY (Rev)
inputs of the slice must be stable at the SR/Rev-inputs of the slice
sequential elements (configured as a flip-flop). Synchronous
set/reset only.
Minimum Pulse Width for the SR (Set/Reset) and BY (Rev) pins.
Propagation delay for an asynchronous Set/Reset of the slice
sequential elements. From SR/BY inputs to XQ/YQ outputs.
Toggle Frequency - Maximum Frequency that a CLB flip-flop can be
clocked: 1/(T
www.xilinx.com
CH
+T
CL
).
Description
XINA
XINA
/F
/F
XINB
XINB
UG070 (v2.6) December 1, 2008
inputs, through F6MUX to
inputs, through F6MUX to
Virtex-4 FPGA User Guide
XINA
or F
XINB
inputs of
R

Related parts for XC4VFX20-10FFG672C