PEB2254H-V14 Infineon Technologies, PEB2254H-V14 Datasheet - Page 123

no-image

PEB2254H-V14

Manufacturer Part Number
PEB2254H-V14
Description
Manufacturer
Infineon Technologies
Datasheet

Specifications of PEB2254H-V14

Operating Supply Voltage (typ)
5V
Mounting
Surface Mount
Lead Free Status / RoHS Status
Compliant
TS16AIS…
TS16LFA…
XLS…
XLO…
Semiconductor Group
Receive Timeslot 16 Alarm Indication Signal
The detection of the alarm indication signal in timeslot 16 is according
to ITU-T G.775.
This bit is set if the incoming TS16 contains less than 4 zeros in each
of two consecutive TS16 multiframe periods. This bit will be cleared if
two consecutive received CAS multiframe periods contains more than
3 zeros or the multiframe pattern was found in each of them. This bit
will be cleared if TS0 synchronization is lost.
Receive Timeslot 16 Loss of Multiframe Alignment
1 ... This bit is set if the framing pattern ‘0000’ in 2 consecutive CAS
Transmit Line Short
Significant only if the ternary line interface is selected by
LIM1.DRS=0.
0…
Transmit Line Open
0…
0 ... The CAS controller is in synchronous state after frame
1… The XL1 and XL2 are shortend for at least 32 pulses. As a
1… This bit will be set if at least 32 consecutive zeros were sent via
alignment is accomplished.
multiframes were not found or in all TS16 of the preceding
multiframe all bits were reset. An interrupt ISR3.LMFA16 will be
generated.
Normal operation. No short is detected.
reaction of the short the pins XL1 and XL2 are automatically
forced into a high impedance state if bit XPM2.DAXLT is reset.
After 32 consecutive pulse periods the outputs XL1/2 are
activated again until the first pulse is transmitted. If a short
between XL1/2 is still further active the outputs XL1/2 are in
high impedance state again. When the short disappears pins
XL1/2 are activated automatically and this bit will be reset. With
any change of this bit an interrupt ISR1.XLSC will be
generated. In case of XPM2.XLT is set this bit will be frozen.
Normal operation
pins XL1/XL2 resp. XDOP/XDON. This bit is reset with the first
transmitted pulse. With the rising edge of this bit an interrupt
ISR1.XLSC will be set. In case of XPM2.XLT is set this bit will
be frozen.
123
Operational Description E1
PEB 2254
11.96

Related parts for PEB2254H-V14