MCF5272VF66 Freescale, MCF5272VF66 Datasheet - Page 103

MCF5272VF66

Manufacturer Part Number
MCF5272VF66
Description
Manufacturer
Freescale
Datasheet

Specifications of MCF5272VF66

Family Name
MCF5xxx
Device Core
ColdFire
Device Core Size
32b
Frequency (max)
66MHz
Instruction Set Architecture
RISC
Supply Voltage 1 (typ)
3.3V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
196
Package Type
MA-BGA
Lead Free Status / RoHS Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCF5272VF66
Manufacturer:
HYNIX
Quantity:
19
Part Number:
MCF5272VF66
Manufacturer:
FREESCAL
Quantity:
885
Part Number:
MCF5272VF66
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCF5272VF66
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
MCF5272VF66J
Manufacturer:
Freescale
Quantity:
256
Part Number:
MCF5272VF66J
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCF5272VF66R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCF5272VF66R2J
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Chapter 4
Local Memory
This chapter describes the MCF5272 implementation of the ColdFire Version 2 core local memory
specification. It consists of the following sections.
4.1
Depending on configuration information, instruction fetches and data read accesses may be sent
simultaneously to the SRAM, ROM, and cache controllers. This approach is required because the
controllers are memory-mapped devices and the hit/miss determination is made concurrently with the read
data access. Power dissipation can be minimized by configuring the ROM and SRAM base address
registers (ROMBAR and RAMBAR) to mask unused address spaces whenever possible.
If the access address is mapped into the region defined by the SRAM (and this region is not masked), it
provides the data back to the processor and any cache or ROM data is discarded. If the access address does
not hit the SRAM, but is mapped into the region defined by the ROM (and this region is not masked), the
ROM provides the data back to the processor and any cache data is discarded. Accesses from the SRAM
and ROM modules are never cached. The complete definition of the processor’s local bus priority scheme
for read references is as follows:
if (SRAM “hits”)
data
Freescale Semiconductor
Section 4.3, “SRAM
RAM (SRAM) and ROM implementations. These chapters cover general operations,
configuration, and initialization. They also provide information and examples showing how to
minimize power consumption when using the ROM and SRAM.
Section 4.5, “Instruction Cache
organization, configuration, and coherency. It describes cache operations and how the cache
interfaces with other memory structures.
Interactions Between Local Memory Modules
SRAM supplies data to the processor
if (ROM “hits”)
MCF5272 ColdFire
Overview,” and
ROM supplies data to the processor
®
Overview,” describes the cache implementation, including
else if (cache “hits”)
Integrated Microprocessor User’s Manual, Rev. 3
Section 4.4, “ROM
cache supplies data to the processor
else system memory reference to access
Overview,” describe the on-chip static
4-1

Related parts for MCF5272VF66