MCF5272VF66 Freescale, MCF5272VF66 Datasheet - Page 7

MCF5272VF66

Manufacturer Part Number
MCF5272VF66
Description
Manufacturer
Freescale
Datasheet

Specifications of MCF5272VF66

Family Name
MCF5xxx
Device Core
ColdFire
Device Core Size
32b
Frequency (max)
66MHz
Instruction Set Architecture
RISC
Supply Voltage 1 (typ)
3.3V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
196
Package Type
MA-BGA
Lead Free Status / RoHS Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCF5272VF66
Manufacturer:
HYNIX
Quantity:
19
Part Number:
MCF5272VF66
Manufacturer:
FREESCAL
Quantity:
885
Part Number:
MCF5272VF66
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCF5272VF66
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
MCF5272VF66J
Manufacturer:
Freescale
Quantity:
256
Part Number:
MCF5272VF66J
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCF5272VF66R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCF5272VF66R2J
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Figure
Number
9-4
9-5
9-6
9-7
9-8
9-9
9-10
9-11
9-12
9-13
9-14
9-15
10-1
10-2
10-3
10-4
10-5
11-1
11-2
11-3
11-4
11-5
11-6
11-7
11-8
11-9
11-10
11-11
11-12
11-13
11-14
11-15
11-16
11-17
11-18
11-19
11-20
11-21
11-22
11-23
11-24
11-25
11-26
11-27
Freescale Semiconductor
SDRAM Timing Register (SDTR)............................................................................................ 9-8
Example Setup Time Violation on SDRAM Data Input during Write ..................................... 9-12
Timing Refinement with Inverted SDCLK.............................................................................. 9-13
Timing Refinement with True CAS Latency and Inverted SDCLK ........................................ 9-13
Timing Refinement with Effective CAS Latency.................................................................... 9-14
SDRAM Burst Read, 32-Bit Port, Page Miss, Access = 9-1-1-1 ........................................... 9-16
SDRAM Burst Read, 32-Bit Port, Page Hit, Access = 5-1-1-1 .............................................. 9-17
SDRAM Burst Write, 32-Bit Port, Page Miss, Access = 7-1-1-1 ........................................... 9-18
SDRAM Burst Write, 32-Bit Port, Page Hit, Access = 3-1-1-1 .............................................. 9-19
SDRAM Refresh Cycle.......................................................................................................... 9-20
Enter SDRAM Self-Refresh Mode......................................................................................... 9-21
Exit SDRAM Self-Refresh Mode ........................................................................................... 9-22
DMA Mode Register (DMR) .................................................................................................. 10-2
DMA Interrupt Register (DIR)................................................................................................ 10-4
DMA Source Address Register (DSAR)................................................................................ 10-5
DMA Destination Address Register (DDAR) ......................................................................... 10-6
DMA Byte Count Register (DBCR) ....................................................................................... 10-6
Ethernet Block Diagram ........................................................................................................ 11-2
Fast Ethernet Module Block Diagram ................................................................................... 11-2
Ethernet Frame Format......................................................................................................... 11-4
Ethernet Address Recognition Flowchart.............................................................................. 11-7
Ethernet Control Register (ECR)......................................................................................... 11-11
Interrupt Event Register (EIR)............................................................................................. 11-12
Interrupt Vector Status Register (IVSR) .............................................................................. 11-14
Receive Descriptor Active Register (RDAR) ....................................................................... 11-15
Transmit Descriptor Active Register (TDAR) ...................................................................... 11-16
MII Management Frame Register (MMFR) ......................................................................... 11-17
FIFO Transmit Start Register (TFSR) ................................................................................. 11-22
Receive Control Register (RCR) ......................................................................................... 11-23
Maximum Frame Length Register (MFLR).......................................................................... 11-24
Transmit Control Register (TCR) ........................................................................................ 11-25
RAM Perfect Match Address Low (MALR).......................................................................... 11-26
RAM Perfect Match Address High (MAUR) ........................................................................ 11-27
Pointer-to-Receive Descriptor Ring (ERDSR)..................................................................... 11-30
Pointer-to-Transmit Descriptor Ring (ETDSR) .................................................................... 11-31
Receive Buffer Size (EMRBR) ............................................................................................ 11-32
Receive Buffer Descriptor (RxBD) ...................................................................................... 11-35
Interrupt Mask Register (EIMR) ......................................................................................... 11-13
MII Speed Control Register (MSCR).................................................................................. 11-18
FIFO Receive Bound Register (FRBR) .............................................................................. 11-19
FIFO Receive Start Register (FRSR)................................................................................. 11-20
Transmit FIFO Watermark (TFWR).................................................................................... 11-21
Hash Table High (HTUR) ................................................................................................... 11-28
Hash Table Low (HTLR) .................................................................................................... 11-29
MCF5272 ColdFire
List of Figures (Continued)
®
Integrated Microprocessor User’s Manual, Rev. 3
Title
Number
Page
vii

Related parts for MCF5272VF66