MCF5272VF66 Freescale, MCF5272VF66 Datasheet - Page 508

MCF5272VF66

Manufacturer Part Number
MCF5272VF66
Description
Manufacturer
Freescale
Datasheet

Specifications of MCF5272VF66

Family Name
MCF5xxx
Device Core
ColdFire
Device Core Size
32b
Frequency (max)
66MHz
Instruction Set Architecture
RISC
Supply Voltage 1 (typ)
3.3V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
196
Package Type
MA-BGA
Lead Free Status / RoHS Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCF5272VF66
Manufacturer:
HYNIX
Quantity:
19
Part Number:
MCF5272VF66
Manufacturer:
FREESCAL
Quantity:
885
Part Number:
MCF5272VF66
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCF5272VF66
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
MCF5272VF66J
Manufacturer:
Freescale
Quantity:
256
Part Number:
MCF5272VF66J
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCF5272VF66R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCF5272VF66R2J
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Electrical Characteristics
Table 23-18
1
2
23-24
Name
P14
P20
P15a
P15b
P16a
P16b
P17a
P17b
P19a
P19b
P22
P23
P24
P25
P25
P26
P26
FSR occurs on average every 125 μs.
In IDL slave mode, DCL may be any frequency multiple of 8 KHz between 256 KHz and 4.096 MHz inclusive.
1
2
FSR0, FSR1 period
FSR0 or FSC0 valid before the falling edge of DCL0 (setup time)
DCL clock frequency
DCL pulse-width high
DCL pulse-width low
FSR1 or FSC1 valid before the falling edge of DCL1 (setup time)
DCL0 to FSR0 or FSC0 input Invalid (hold time)
DCL1 to FSR1 or FSC1 input Invalid (hold time)
Delay from rising edge of DCL0 to low-z and valid data on DOUT0
Delay from rising edge of DCL1 to low-z and valid data on DOUT1 and
DOUT3
Delay from rising edge of DCL0 to high-z on DOUT0
Delay from rising edge of DCL1 to high-z on DOUT1 and DOUT3
Delay from rising edge of DCL1 to DFSC2, DFSC3 Invalid (output hold)
Data valid on DIN0 before falling edge of DCL0 (setup time)
Data valid on DIN1, DIN3 before falling edge of DCL1 (setup time)
Data valid on DIN0 after falling edge of DCL0 (hold time)
Data valid on DIN1, DIN3 after falling edge of DCL1 (hold time)
lists timing for IDL slave mode.
MCF5272 ColdFire
Table 23-18. IDL Slave Mode Timing, PLIC Ports 0–3
Characteristic
®
Integrated Microprocessor User’s Manual, Rev. 3
Min
256
25
45
25
45
25
25
25
25
25
25
2
Typ
125
4096
Max
Freescale Semiconductor
55
55
30
30
30
30
% of DCL period
% of DCL period
Unit
Khz
nS
nS
nS
nS
nS
nS
nS
nS
nS
nS
nS
nS
nS
μs

Related parts for MCF5272VF66