EP1S10F484I6 Altera, EP1S10F484I6 Datasheet - Page 367

IC STRATIX FPGA 10K LE 484-FBGA

EP1S10F484I6

Manufacturer Part Number
EP1S10F484I6
Description
IC STRATIX FPGA 10K LE 484-FBGA
Manufacturer
Altera
Series
Stratix®r
Datasheets

Specifications of EP1S10F484I6

Number Of Logic Elements/cells
10570
Number Of Labs/clbs
1057
Total Ram Bits
920448
Number Of I /o
335
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
484-FBGA
Family Name
Stratix
Number Of Logic Blocks/elements
10570
# I/os (max)
335
Frequency (max)
450.05MHz
Process Technology
0.13um (CMOS)
Operating Supply Voltage (typ)
1.5V
Logic Cells
10570
Ram Bits
920448
Operating Supply Voltage (min)
1.425V
Operating Supply Voltage (max)
1.575V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
484
Package Type
FC-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1S10F484I6
Manufacturer:
ALTERA
Quantity:
3 000
Part Number:
EP1S10F484I6
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S10F484I6
Manufacturer:
ALTERA
0
Part Number:
EP1S10F484I6
0
Part Number:
EP1S10F484I6N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S10F484I6N
Manufacturer:
XILINX
0
Part Number:
EP1S10F484I6N
Manufacturer:
ALTERA
0
Revision History
Altera Corporation
Chapter
2
April 2004, v3.0
July 2005, v3.3
July 2003, v2.0
January 2005,
Date/Version
September
2004, v3.1
v3.2
This section provides information on the TriMatrix
blocks internal to Stratix
interfaces.
It contains the following chapters:
The QDR SRAM Controller Reference Design for Stratix & Stratix GX Devices
chapter is removed in this version of the Stratix Device Handbook. The
information is available in AN 349: Interfacing QDR SRAM with Stratix and
Stratix GX Devices.
The table below shows the revision history for
Updated
Minor technical content update.
Updated Note 1 in
Updated description about using two different clocks in a
dual-port RAM on
Deleted description of M-RAM block and document
references on
Synchronous occurrences are renamed to pipelined.
Pseudo-synchronous occurrences are renamed flow-
through.
Added AND gate to
Updated performance specification for TriMatrix memory
in Table 2-1.
Added addressing example for a RAM that is using
mixed-width mode, page 2-9.
Added Note 1 to Tables 2-9 and 2-10, Note 3 to Figure 2-
11, and Note 2 to Figures 2-12 and 2-13.
Chapter 2, TriMatrix Embedded Memory Blocks in
Stratix & Stratix GX Devices
Chapter 3, External Memory Interfaces in Stratix & Stratix GX
Devices
“Implementing True Dual-Port Mode”
page
page
Figure 2–12 on page
Changes Made
2–27.
Figure
®
2–27.
devices and the supported external memory
2–12.
Section II. Memory
2–22.
section.
Chapters 2
Embedded Memory
and 3.
Comments
Section II–1

Related parts for EP1S10F484I6