EP1S10F484I6 Altera, EP1S10F484I6 Datasheet - Page 746

IC STRATIX FPGA 10K LE 484-FBGA

EP1S10F484I6

Manufacturer Part Number
EP1S10F484I6
Description
IC STRATIX FPGA 10K LE 484-FBGA
Manufacturer
Altera
Series
Stratix®r
Datasheets

Specifications of EP1S10F484I6

Number Of Logic Elements/cells
10570
Number Of Labs/clbs
1057
Total Ram Bits
920448
Number Of I /o
335
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
484-FBGA
Family Name
Stratix
Number Of Logic Blocks/elements
10570
# I/os (max)
335
Frequency (max)
450.05MHz
Process Technology
0.13um (CMOS)
Operating Supply Voltage (typ)
1.5V
Logic Cells
10570
Ram Bits
920448
Operating Supply Voltage (min)
1.425V
Operating Supply Voltage (max)
1.575V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
484
Package Type
FC-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1S10F484I6
Manufacturer:
ALTERA
Quantity:
3 000
Part Number:
EP1S10F484I6
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S10F484I6
Manufacturer:
ALTERA
0
Part Number:
EP1S10F484I6
0
Part Number:
EP1S10F484I6N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S10F484I6N
Manufacturer:
XILINX
0
Part Number:
EP1S10F484I6N
Manufacturer:
ALTERA
0
Configuration Schemes
Figure 11–13. Parallel Data Transfer in Serial Configuration with a Microprocessor
Note to
(1)
Figure 11–14. Multiple Device Parallel Configuration with the Same Data Using a Microprocessor
Notes to
(1)
(2)
11–28
Stratix Device Handbook, Volume 2
Microprocessor
You should connect the pull-up resistors to any V
specification.
You should connect the pull-up resistors to any V
specification.
The nCEO pins are left unconnected when configuring the same data into multiple Stratix or Stratix GX devices.
ADDR DATA[7..0]
Figure
Microprocessor
Figure
Memory
ADDR DATA[7..0]
Memory
11–13:
11–14:
f
For more information on configuring multiple Altera devices in the same
configuration chain, see the Configuring Mixed Altera FPGA Chains
chapter in the Configuration Handbook, Volume 2.
V
CC
V
10 kΩ
CC
(1)
10 kΩ
(1)
V
CC
GND
V
CC
GND
10 kΩ
(1)
10 kΩ
(1)
CONF_DONE
nSTATUS
nCE
DATA[7..0]
nCONFIG
DCLK
CONF_DONE
nSTATUS
nCE
DATA[7..0]
nCONFIG
DCLK
CC
CC
Stratix Device
Stratix Device
that meets the Stratix high-level input voltage (V
that meets the Stratix high-level input voltage (V
MSEL2
MSEL1
MSEL0
MSEL2
MSEL1
MSEL0
nCEO
nCEO
GND
N.C. (2)
GND
GND
CONF_DONE
nSTATUS
nCE
DATA[7..0]
nCONFIG
DCLK
CONF_DONE
nSTATUS
nCE
DATA[7..0]
nCONFIG
DCLK
Stratix Device
Stratix Device
Altera Corporation
MSEL2
MSEL1
MSEL0
nCEO
MSEL2
MSEL1
MSEL0
nCEO
IH
IH
)
)
July 2005
GND
N.C.
N.C. (2)
GND

Related parts for EP1S10F484I6