PEB2255H-V13 Infineon Technologies, PEB2255H-V13 Datasheet - Page 37

IC INTERFACE LINE 80-MQFP

PEB2255H-V13

Manufacturer Part Number
PEB2255H-V13
Description
IC INTERFACE LINE 80-MQFP
Manufacturer
Infineon Technologies
Datasheet

Specifications of PEB2255H-V13

Applications
*
Interface
*
Voltage - Supply
*
Package / Case
80-SQFP
Mounting Type
Surface Mount
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
PEB2255H-V13
PEB2255H-V13IN

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PEB2255H-V13
Manufacturer:
Infineon Technologies
Quantity:
10 000
Table 4
Pin No.
65
63
Data Sheet
SCLKR
Symbol
SYPR
RFM
Pin Definitions - System Interface (cont’d)
Input (I)
Output (O)
Supply (S)
I
O
I
Function
Synchronous Pulse Receive
SIC2.SRFSO = 0 (reset value):
Defines the beginning of time slot 0 on system
highway port RDO together with the values of
RC0.RCO, RC0.RCOS and RC1.RTO.
Sampling is done with the falling edge of
SCLKR.
The pulse cycle is an integer multiple of 125 µs.
Receive Frame Marker
SIC2.SRFSO = 1:
This marker will be active high for one 2.048-
MHz (E1)/1.544-MHz (T1/J1) cycle (SIC1.SRSC
= 1; 2.048 Mbit/s PCM highway interface mode)
or two 8.192-MHz cycles (SIC1.SRSC = 0;
4.096 Mbit/s PCM highway interface mode). It is
clocked with the falling edge of SCLKR or RCLK,
depending on the selected receive buffer size
(SIC1).The marker can be activated within any
bit position of a received frame (RC0/1).
System Clock Receive
Working clock for the receive system interface
with a frequency of 8.192 MHz (SIC1.SRSC = 0,
SIC1.SXSC=0) or 2.048 MHz (E1)/1.544 MHz
(T1/J1) (SIC1.SRSC = 1, SIC1.SXSC=1). If the
receive elastic store is bypassed
(SIC1.RBS1...0), the clock supplied on this pin is
ignored. During reset phase, a clock has to be
provided.
37
Pin Descriptions
FALC-LH V1.3
PEB 2255
2000-07

Related parts for PEB2255H-V13