r5s77631ay266bgv Renesas Electronics Corporation., r5s77631ay266bgv Datasheet - Page 763

no-image

r5s77631ay266bgv

Manufacturer Part Number
r5s77631ay266bgv
Description
Renesas 32-bit Risc Microcomputer Superhtm Risc Engine Family Sh-4a Series
Manufacturer
Renesas Electronics Corporation.
Datasheet
Bit
7
6
5
4
3
Bit Name
ICPE1*
ICPE0*
UNIE
CKEG1
CKEG0
1
1
Initial
Value
0
0
0
0
0
R/W
R/W
R/W
R/W
R/W
R/W
Description
Input Capture Control
These bits, provided in channel 2 only, specify whether
the input capture function is used, and control enabling
or disabling of interrupt generation when the function is
used.
The CKEG bits specify whether the rising edge or falling
edge of the TCLK pin is used to set the TCNT2 value in
TCPR2.
The TCNT2 value is set in TCPR2 only when the ICPF
bit in TCR2 is 0. When the ICPF bit is 1, TCPR2 is not
set in the event of input capture.
00: Input capture function is not used.
01: Setting prohibited
10: Input capture function is used, but interrupt due to
11: Input capture function is used, and interrupt due to
Underflow Interrupt Control
Controls enabling or disabling of interrupt generation
when the UNF status flag is set to 1, indicating TCNT
underflow.
0: Interrupt due to underflow (TUNI) is disabled
1: Interrupt due to underflow (TUNI) is enabled
Clock Edge 1 and 0
These bits select the external clock input edge when an
external clock is selected or the input capture function is
used.
00: Count/input capture register set on rising edge
01: Count/input capture register set on falling edge
1X: Count/input capture register set on both rising and
input capture (TICPI2) is not enabled.
Data transfer request is sent to the DMAC in the
event of input capture.
input capture (TICPI2) is enabled.
falling edges
Rev. 1.00 Oct. 01, 2007 Page 697 of 1956
Section 19 Timer Unit (TMU)
REJ09B0256-0100

Related parts for r5s77631ay266bgv