D12332VFC25 Renesas Electronics America, D12332VFC25 Datasheet - Page 719

MCU 3V 0K 144-QFP

D12332VFC25

Manufacturer Part Number
D12332VFC25
Description
MCU 3V 0K 144-QFP
Manufacturer
Renesas Electronics America
Series
H8® H8S/2300r
Datasheet

Specifications of D12332VFC25

Core Processor
H8S/2000
Core Size
16-Bit
Speed
25MHz
Connectivity
SCI, SmartCard
Peripherals
DMA, POR, PWM, WDT
Number Of I /o
106
Program Memory Type
ROMless
Ram Size
8K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Data Converters
A/D 12x10b; D/A 4x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
144-QFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Program Memory Size
-
Other names
HD6412332VFC25
HD6412332VFC25

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
D12332VFC25V
Manufacturer:
Renesas Electronics America
Quantity:
10 000
(1) Data write
(2) Transfer from
(3) Serial data output
Note: When the ERS flag is set, it should be cleared until transfer of the last bit (D7 in LSB-first
I/O data
TXI
(TEND interrupt)
In case of normal transmission: TEND flag is set
In case of transmit error:
TDR to TSR
Legend:
Ds:
D0 to D7: Data bits
Dp:
DE:
Note: etu: Elementary time unit (time for transfer of 1 bit)
When GM = 0
When GM = 1
transmission, D0 in MSB-first transmission) of the next transfer data to be transmitted has
been completed.
Figure 15.5 Relation between Transmit Operation and Internal Registers
Start bit
Parity bit
Error signal
Figure 15.6 TEND Flag Generation Timing in Transmission
Ds D0 D1 D2 D3 D4 D5 D6 D7 Dp
Data 1
Data 1
Data 1
TDR
ERS flag is set
Steps (2) and (3) above are repeated until the TEND flag is set
(shift register)
11.0 etu
Data 1
TSR
12.5 etu
Rev.4.00 Sep. 07, 2007 Page 687 of 1210
; Data remains in TDR
Data 1
I/O signal line output
Guard
time
DE
REJ09B0245-0400

Related parts for D12332VFC25