HD6417751RF240V Renesas Electronics America, HD6417751RF240V Datasheet - Page 45

MPU 1.5/3.3V 0K PB-FREE 256-QFP

HD6417751RF240V

Manufacturer Part Number
HD6417751RF240V
Description
MPU 1.5/3.3V 0K PB-FREE 256-QFP
Manufacturer
Renesas Electronics America
Series
SuperH® SH7750r
Datasheet

Specifications of HD6417751RF240V

Core Processor
SH-4
Core Size
32-Bit
Speed
240MHz
Connectivity
EBI/EMI, FIFO, SCI, SmartCard
Peripherals
DMA, POR, WDT
Number Of I /o
39
Program Memory Type
ROMless
Ram Size
48K x 8
Voltage - Supply (vcc/vdd)
1.4 V ~ 1.6 V
Oscillator Type
External
Operating Temperature
-20°C ~ 75°C
Package / Case
256-QFP Exposed Pad, 256-eQFP, 256-HQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
Data Converters
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6417751RF240V
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Item
22.3.11 PCI Bus Basic
Interface
Target Read/Write Cycle
Timing:
22.4.4 Endian Control
in Target Transfers
(Memory Read/Memory
Write)
22.6.1 Interrupts from
PCIC to CPU
Power Management
Interrupt (Transition
Request to Normal
Status) (PCIPWON):
Power Management
Interrupt (Transition
Request to Power-Down
Mode) (PCIPWDWN):
Page
947
952
963
970
Revision (See Manual for Details)
Description amended
The PCI interface of the MCU supports a subset of version 2.1
of the PCI specifications and enables connection to a device
with a PCI bus interface.
Description amended and note added
The following restrictions apply to the SH7751. With the
SH7751R, in the following case the values of data are
discarded for a target read that is executed immediately after a
target write because the data read in an earlier read operation
that was carried out by a different PCI device are discarded.
[Restrictions]
In a system in which access is made to the same address*
local memory by two or more PCI devices, the data cannot be
guaranteed when a target read is performed immediately after a
target write.
Notes: 1. Address matching AD[31:2] in the address phase.
Description amended
As shown in table 22.12, the byte data boundary mode is used,
Description amended
Power Management Interrupt (Transition Request to Normal
Status) (PCIPWON): The power state D0 (PWRST_D0) bit of
the PCI power management interrupt register (PCIPINT) is set.
The power state D0 interrupt mask can be set using the power
state D0 (PWRST_D0) bit of the PCI power management
interrupt mask register (PCIPINTM).
Description amended
Power Management Interrupt (Transition Request to Power-
Down Mode) (PCIPWDWN): The power state D3 (PWRST_D3)
bit of the PCI power management interrupt register (PCIPINT)
is set. The power state D3 interrupt mask can be set using the
power state D3 (PWRST_D3) bit of the PCI power
management interrupt mask register (PCIPINTM).
2. The address that does not correspond to the
for all transfers.
address AD[31:2] on a longword boundary.
Rev.4.00 Oct. 10, 2008 Page xliii of xcviii
REJ09B0370-0400
1
in

Related parts for HD6417751RF240V