LAN9312-NZW Standard Microsystems (SMSC), LAN9312-NZW Datasheet - Page 268

no-image

LAN9312-NZW

Manufacturer Part Number
LAN9312-NZW
Description
Manufacturer
Standard Microsystems (SMSC)
Datasheet

Specifications of LAN9312-NZW

Lead Free Status / RoHS Status
Supplier Unconfirmed

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LAN9312-NZW
Manufacturer:
Standard
Quantity:
143
Part Number:
LAN9312-NZW
Manufacturer:
Microchip Technology
Quantity:
10 000
Revision 1.7 (06-29-10)
14.2.9.8
BITS
31:4
3
2
1
0
RESERVED
Virtual PHY Reset (VPHY_RST)
Setting this bit resets the Virtual PHY. When the Virtual PHY is released from
reset, this bit is automatically cleared. All writes to this bit are ignored while
this bit is set.
Note:
Port 2 PHY Reset (PHY2_RST)
Setting this bit resets the Port 2 PHY. The internal logic automatically holds
the PHY reset for a minimum of 102uS. When the Port 2 PHY is released
from reset, this bit is automatically cleared. All writes to this bit are ignored
while this bit is set.
Note:
Port 1 PHY Reset (PHY1_RST)
Setting this bit resets the Port 1 PHY. The internal logic automatically holds
the PHY reset for a minimum of 102uS. When the Port 1 PHY is released
from reset, this bit is automatically cleared. All writes to this bit are ignored
while this bit is set.
Note:
Digital Reset (DIGITAL_RST)
Setting this bit resets the complete chip except the PLL, Virtual PHY, Port 1
PHY, and Port 2 PHY. The EEPROM Loader will automatically reload the
configuration following this reset, but will not reset the Virtual PHY, Port 1
PHY, or Port 2 PHY. If desired, the above PHY resets can be issued once
the device is configured. All system CSRs are reset except for any NASR
type bits. Any in progress EEPROM commands (including RELOAD) are
terminated.
When the chip is released from reset, this bit is automatically cleared. This
bit should be polled to determine when the reset is complete. All writes to
this bit are ignored while this bit is set.
Note:
Note:
Reset Control Register (RESET_CTL)
This register contains software controlled resets.
Note: This register can be read while the LAN9312 is in the reset or not ready states.
This bit is not accessible via the EEPROM Loader.
This bit is not accessible via the EEPROM Loader.
This bit is not accessible via the EEPROM Loader.
The LAN9312must always be read at least once after power-up or
reset to ensure that write operations function properly.
This bit is not accessible via the EEPROM Loader.
Offset:
1F8h
DESCRIPTION
High Performance Two Port 10/100 Managed Ethernet Switch with 32-Bit Non-PCI CPU Interface
DATASHEET
268
Size:
32 bits
TYPE
R/W
R/W
R/W
R/W
RO
SC
SC
SC
SC
SMSC LAN9312
DEFAULT
Datasheet
0b
0b
0b
0b
-

Related parts for LAN9312-NZW