NH82801GHM S L8YR Intel, NH82801GHM S L8YR Datasheet - Page 511

no-image

NH82801GHM S L8YR

Manufacturer Part Number
NH82801GHM S L8YR
Description
Manufacturer
Intel
Datasheet

Specifications of NH82801GHM S L8YR

Lead Free Status / RoHS Status
Compliant
SATA Controller Registers (D31:F2) (Desktop and Mobile Only)
12.1.35
.
Intel
®
ICH7 Family Datasheet
SIR—SATA Initialization Register
Address Offset: 94h–97h
Default Value:
(Desktop
(Mobile
31:29
27:24
27:24
22:10
Only)
Only)
Bits
Bit
30
29
28
23
0
9
Port 0 Enabled (P0E) — R/W.
0 = Disabled. The port is in the ‘off’ state and cannot detect any devices.
1 = Enabled. The port can transition between the on, partial, and slumber states and
NOTE: This bit takes precedence over P0CMD.SUD (offset ABAR+118h:bit 1)
Reserved
SATA Capability Registers Disable (SCRD).
When this bit is set, the SATA Capability Registers are disabled. That is, SATA
Capability Registers 0 and 1 are both changed to Read Only with the value of
00000000h. Also, the Next Capability bits in the PCI Power Management Capability
Information Register (D31:F2;Offset 70h bits 15:8) are changed to 00h, to indicate
that the PCI Power Management Capability structure is the last PCI capability
structure in the SATA controller. When this bit is cleared, the SATA Capability
Registers are enabled.
Reserved
SATA Clock Request Enabled (SCRE) — R/W.
0 = SATA Clock Request protocol is disabled. SATACLKREQ# pin when in native
1 = SATA Clock Request protocol is enabled. SATACLKREQ# pin when in native
Reserved
SATA Initialization Field 3 (SIF3) — R/W. BIOS shall always program this
register to the value 0Ah. All other values are reserved.
SATA Initialization Field 2 (SIF2) — R/W. BIOS shall always program this
register to the value 1b. All other values are reserved.
Reserved
SCR Access Enable (SCRAE) — R/W. In non-AHCI mode, this bit allows access to
the SATA SCR registers (SStatus, SControl, and SError registers).
0 = The ABAR (Dev31:F2:Offset 24h) register and MSE bit field (Dev31:F2:Offset
1 = The ABAR (Dev31:F2:Offset 24h) register and MSE bit field (Dev31:F2:Offset
NOTES:
1.
2.
• ABAR must be programmed to a valid BAR; MSE must be set before software can access
• The Port Implemented bit (D31:F2, Offset ABAR+0Ch) for the corresponding port has to be
can detect devices.
AHCI space.
set to allow access to the AHCI port specific PxSSTS, PxSCTL, and PxSERR registers.
function will always output '0' to keep the SATA clock running.
function will behave as the Serial ATA clock request to the system clock chip.
04h:bit 1) remain as defined.
04h:bit 1) are forced to be read/write.
00000000h
Using this mode only allows access to AHCI registers PxSSTS, PxSCTL,
PxSERR. All other AHCI space is reserved when this bit is set.
Proper use of this bit requires:
Description
Description
Attribute:
Size:
R/W
32 bits
511

Related parts for NH82801GHM S L8YR