876784 Intel, 876784 Datasheet - Page 316

no-image

876784

Manufacturer Part Number
876784
Description
Manufacturer
Intel
Datasheet

Specifications of 876784

Lead Free Status / RoHS Status
Compliant
8.2.1
316
SCB_STA—System Control Block Status Word Register
(LAN Controller—B1:D8:F0)
Offset Address: 00h
Default Value:
The ICH7’s integrated LAN controller places the status of its Command Unit (CU) and
Receive Unit (RC) and interrupt indications in this register for the processor to read.
Bit
15
14
13
12
11
10
9
8
Command Unit (CU) Executed (CX) — R/WC.
0 = Software acknowledges the interrupt and clears this bit by writing a 1 to the bit
1 = Interrupt signaled because the CU has completed executing a command with its
Frame Received (FR) — R/WC.
0 = Software acknowledges the interrupt and clears this bit by writing a 1 to the bit
1 = Interrupt signaled because the Receive Unit (RU) has finished receiving a frame.
CU Not Active (CNA) — R/WC.
0 = Software acknowledges the interrupt and clears this bit by writing a 1 to the bit
1 = The Command Unit left the Active state or entered the Idle state. There are 2
Receive Not Ready (RNR) — R/WC.
0 = Software acknowledges the interrupt and clears this bit by writing a 1 to the bit
1 = Interrupt signaled because the Receive Unit left the Ready state. This may be
Management Data Interrupt (MDI) — R/WC.
0 = Software acknowledges the interrupt and clears this bit by writing a 1 to the bit
1 = Set when a Management Data Interface read or write cycle has completed. The
Software Interrupt (SWI) — R/WC.
0 = Software acknowledges the interrupt and clears this bit by writing a 1 to the bit
1 = Set when software generates an interrupt.
Early Receive (ER) — R/WC.
0 = Software acknowledges the interrupt and clears this bit by writing a 1 to the bit
1 = Indicates the occurrence of an Early Receive Interrupt.
Flow Control Pause (FCP) — R/WC.
0 = Software acknowledges the interrupt and clears this bit by writing a 1 to the bit
1 = Indicates Flow Control Pause interrupt.
position.
interrupt bit set.
position.
position.
distinct states of the CU. When configured to generate CNA interrupt, the interrupt
will be activated when the CU leaves the Active state and enters either the Idle or
the Suspended state. When configured to generate CI interrupt, an interrupt will be
generated only when the CU enters the Idle state.
position.
caused by an RU Abort command, a no resources situation, or set suspend bit due
to a filled Receive Frame Descriptor.
position.
management data interrupt is enabled through the interrupt enable bit (bit 29 in
the Management Data Interface Control register in the CSR).
position.
position.
position.
0000h
01h
LAN Controller Registers (B1:D8:F0) (Desktop and Mobile Only)
Description
Attribute:
Size:
Intel
R/WC, RO
16 bits
®
ICH7 Family Datasheet

Related parts for 876784