876784 Intel, 876784 Datasheet - Page 429

no-image

876784

Manufacturer Part Number
876784
Description
Manufacturer
Intel
Datasheet

Specifications of 876784

Lead Free Status / RoHS Status
Compliant
LPC Interface Bridge Registers (D31:F0)
10.8.1.10
10.8.1.11
Note:
Intel
®
ICH7 Family Datasheet
EL_CNT2—Intel
D31:F0) (ICH7DH Only)
Offset Address: B3h
Default Value:
Power Well:
GPIO_ROUT—GPIO Routing Control Register
(PM—D31:F0)
Offset Address: B8h – BBh
Default Value:
Lockable:
GPIOs that are not implemented will not have the corresponding bits implemented in
this register.
31:30
7:1
Bit
5:4
3:2
1:0
Bit
0
Reserved
Intel Quick Resume Technology Enable (EL_EN)—R/W: This bit enables Intel
Quick Resume Technology.
0 = Disabled
1 = Enabled
When this bit is 0, the R/W bits of Intel Quick Resume Technology Control Registers
(EL_CNT1, EL_CNT2) scratchpad with no effect on hardware functions. Also, WO bits
have no effect on hardware functions.
BIOS software is expected to set this bit after booting. Default value for this bit is 0.
GPIO15 Route — R/W. See bits 1:0 for description.
GPIO2 Route — R/W. See bits 1:0 for description.
GPIO1 Route — R/W. See bits 1:0 for description.
GPIO0 Route — R/W. GPIO[15:0] can be routed to cause an SMI or SCI when the
GPIO[n]_STS bit is set. If the GPIO0 is not set to an input, this field has no effect.
If the system is in an S1–S5 state and if the GPE0_EN bit is also set, then the GPIO can
cause a Wake event, even if the GPIO is NOT routed to cause an SMI# or SCI.
00 = No effect.
01 = SMI# (if corresponding ALT_GPI_SMI_EN bit is also set)
10 = SCI (if corresponding GPE0_EN bit is also set)
11 = Reserved
00h
RTC
00000000h
No
®
Quick Resume Technology Control 2 Register (PM—
Same pattern for GPIO14 through GPIO3
Description
Description
Attribute:
Size:
Attribute:
Size:
Power Well:
R/W, RO
8-bit
R/W
32-bit
Resume
429

Related parts for 876784