876784 Intel, 876784 Datasheet - Page 324

no-image

876784

Manufacturer Part Number
876784
Description
Manufacturer
Intel
Datasheet

Specifications of 876784

Lead Free Status / RoHS Status
Compliant
8.2.10
324
PMDR—Power Management Driver Register
(LAN Controller—B1:D8:F0)
Offset Address: 1Bh
Default Value:
The ICH7’s internal LAN controller provides an indication in the PMDR that a wake-up
event has occurred.
7:3
2:0
Bit
4:3
Bit
8
7
6
5
Xon — WO. This bit should only be used if the LAN controller is configured to operate
with IEEE frame-based flow control.
0 = This bit always returns 0 on reads.
1 = Writing a 1 to this bit resets the Xoff request to the LAN controller, clearing bit 9 in
Reserved
Flow Control Threshold — R/W. The LAN controller can generate a Flow Control Pause
frame when its Receive FIFO is almost full. The value programmed into this field
determines the number of bytes still available in the Receive FIFO when the Pause
frame is generated.
Link Status Change Indication — R/WC.
0 = Software clears this bit by writing a 1 to it.
1 = The link status change bit is set following a change in link status.
Magic Packet — R/WC.
0 = Software clears this bit by writing a 1 to it.
1 = This bit is set when a Magic Packet is received regardless of the Magic Packet wake-
Interesting Packet — R/WC.
0 = Software clears this bit by writing a 1 to it.
1 = This bit is set when an “interesting” packet is received. Interesting packets are
Reserved
Bits 2:0
000b
001b
010b
011b
100b
101b
110b
111b
this register.
up disable bit in the configuration command and the PME Enable bit in the Power
Management Control/ Status Register.
defined by the LAN controller packet filters.
00h
Free Bytes in RX
0.50 KB
1.00 KB
1.25 KB
1.50 KB
1.75 KB
2.00 KB
2.25 KB
2.50 KB
FIFO
LAN Controller Registers (B1:D8:F0) (Desktop and Mobile Only)
Comment
Fast system (recommended
default)
Slow system
Description
Description
Attribute:
Size:
Intel
R/WC
8 bits
®
ICH7 Family Datasheet

Related parts for 876784