EP4SGX530HH35C2N Altera, EP4SGX530HH35C2N Datasheet - Page 753

IC STRATIX IV FPGA 530K 1152HBGA

EP4SGX530HH35C2N

Manufacturer Part Number
EP4SGX530HH35C2N
Description
IC STRATIX IV FPGA 530K 1152HBGA
Manufacturer
Altera
Series
Stratix® IV GXr

Specifications of EP4SGX530HH35C2N

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
564
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1152-HBGA
Family Name
Stratix® IV
Number Of Logic Blocks/elements
531200
# Registers
424960
# I/os (max)
560
Process Technology
40nm
Operating Supply Voltage (typ)
900mV
Logic Cells
531200
Ram Bits
28033024
Operating Supply Voltage (min)
0.87V
Operating Supply Voltage (max)
0.93V
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
1152
Package Type
FCHBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SGX530HH35C2N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SGX530HH35C2N
Manufacturer:
ALTERA
0
Part Number:
EP4SGX530HH35C2NAD
Manufacturer:
ALTERA
0
Part Number:
EP4SGX530HH35C2NAE
Manufacturer:
ALTERA
0
Chapter 2: Transceiver Clocking in Stratix IV Devices
Configuration Examples
qmegawiz -silent -wiz_override="c1_test_source=1,c1_mode=BYPASS,clk1_counter=C1" pll0.v
February 2011 Altera Corporation
1
3. Under the Output Clocks tab turn off Use this clock for clk c0.
4. Turn on Use this clock for clk c1
Figure 2–43. Use This Clock Option Used for Configuration Example 4
5. Click Finish for the MegaWizard Plug-In Manager to generate the verilog .v file
6. Next, from the command line, go to the directory where you have the ALTPLL
VCO bypass mode is not supported in the .mif file. Therefore, you can not manually
modify the .mif file to set the PLL in VCO bypass mode.
7. Finally, connect clk c1output of the left and right, left, or right PLL to the input
1
for the ALTPLL instantiation.
instance files (.v or .vhdl) and type the following command:
This command places your ALTPLL instance in VCO bypass mode. Revisit the .v
or .vhdl file associated with the ALTPLL instance. Examine the file which is
automatically updated to incorporate the PLL in a VCO bypass mode.
reference clock port of the ATX PLL used to generate the transceiver clocks.
The VCO bypass option is only enabled for clock output c1.
(Figure
2–43).
Stratix IV Device Handbook Volume 2: Transceivers
2–81

Related parts for EP4SGX530HH35C2N