MC9S12E128CPV Freescale Semiconductor, MC9S12E128CPV Datasheet - Page 176

Microcontrollers (MCU) 16 Bit 16MHz

MC9S12E128CPV

Manufacturer Part Number
MC9S12E128CPV
Description
Microcontrollers (MCU) 16 Bit 16MHz
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MC9S12E128CPV

Data Bus Width
16 bit
Program Memory Type
Flash
Program Memory Size
128 KB
Data Ram Size
8 KB
Interface Type
SCI, SPI
Maximum Clock Frequency
25 MHz
Number Of Programmable I/os
92
Number Of Timers
16 bit
Operating Supply Voltage
3.135 V to 5.5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Package / Case
LQFP-112
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit
On-chip Dac
8 bit, 2 Channel
Lead Free Status / Rohs Status
No RoHS Version Available

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC9S12E128CPVE
Manufacturer:
FREESCALE
Quantity:
1 560
Part Number:
MC9S12E128CPVE
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC9S12E128CPVE
Manufacturer:
FREESCALE
Quantity:
1 560
Chapter 4 Clocks and Reset Generator (CRGV4)
4.3.2.8
This register selects the timeout period for the real-time interrupt.
Read: anytime
Write: anytime
176
RTR[6:4]
RTR[3:0]
Reset
SCME
Field
Field
PRE
PCE
6:4
3:0
2
1
0
W
R
RTI Enable during Pseudo-Stop Bit — PRE enables the RTI during pseudo-stop mode. Write anytime.
0 RTI stops running during pseudo-stop mode.
1 RTI continues running during pseudo-stop mode.
Note: If the PRE bit is cleared the RTI dividers will go static while pseudo-stop mode is active. The RTI dividers
COP Enable during Pseudo-Stop Bit — PCE enables the COP during pseudo-stop mode. Write anytime.
0 COP stops running during pseudo-stop mode
1 COP continues running during pseudo-stop mode
Note: If the PCE bit is cleared the COP dividers will go static while pseudo-stop mode is active. The COP dividers
Self-Clock Mode Enable Bit — Normal modes: Write once —Special modes: Write anytime — SCME can not
be cleared while operating in self-clock mode (SCM=1).
0 Detection of crystal clock failure causes clock monitor reset (see
1 Detection of crystal clock failure forces the MCU in self-clock mode (see
Real-Time Interrupt Prescale Rate Select Bits — These bits select the prescale rate for the RTI. See
Real-Time Interrupt Modulus Counter Select Bits — These bits select the modulus counter target value to
provide additional granularity.
source clock for the RTI is OSCCLK.
CRG RTI Control Register (RTICTL)
0
0
7
A write to this register initializes the RTI counter.
will not initialize like in wait mode with RTIWAI bit set.
will not initialize like in wait mode with COPWAI bit set.
= Unimplemented or Reserved
RTR6
0
6
Table 4-5. PLLCTL Field Descriptions (continued)
Figure 4-11. CRG RTI Control Register (RTICTL)
Table 4-6. RTICTL Field Descriptions
RTR5
MC9S12E128 Data Sheet, Rev. 1.07
Table 4-7
0
5
shows all possible divide values selectable by the RTICTL register. The
RTR4
NOTE
0
4
Description
Description
RTR3
0
3
Section 4.5.1, “Clock Monitor
RTR2
0
2
Section 4.4.7.2, “Self-Clock
Freescale Semiconductor
RTR1
0
1
Reset”).
Table
RTR0
Mode”).
0
0
4-7.

Related parts for MC9S12E128CPV