R0K572011S000BE Renesas Electronics America, R0K572011S000BE Datasheet - Page 12

no-image

R0K572011S000BE

Manufacturer Part Number
R0K572011S000BE
Description
KIT STARTER FOR SH7201
Manufacturer
Renesas Electronics America
Series
Renesas Starter Kits (RSK)r
Type
MCUr

Specifications of R0K572011S000BE

Contents
CPU Board, LCD Display Module, E8 Emulator, Cable, QuickStart Guide and CD-ROM
For Use With/related Products
SH7201
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
6.4
6.5
6.6
6.7
6.8
6.9
6.10
Section 7 User Break Controller (UBC)............................................................161
7.1
7.2
7.3
Page xii of xxviii
6.3.6
6.3.7
6.3.8
6.3.9
6.3.10
6.3.11
6.3.12
6.3.13
Interrupt Sources............................................................................................................... 133
6.4.1
6.4.2
6.4.3
6.4.4
6.4.5
6.4.6
Interrupt Exception Handling Vector Table and Priority.................................................. 136
Operation .......................................................................................................................... 146
6.6.1
6.6.2
Interrupt Response Time................................................................................................... 149
Register Banks .................................................................................................................. 154
6.8.1
6.8.2
6.8.3
6.8.4
6.8.5
Data Transfer with Interrupt Request Signals................................................................... 159
6.9.1
6.9.2
Usage Note........................................................................................................................ 160
6.10.1
Features............................................................................................................................. 161
Input/Output Pin ............................................................................................................... 163
Register Descriptions........................................................................................................ 163
7.3.1
7.3.2
PINT Interrupt Enable Register (PINTER)....................................................... 125
PINT Interrupt Request Register (PIRR) .......................................................... 126
Bank Control Register (IBCR).......................................................................... 127
Bank Number Register (IBNR) ........................................................................ 128
DMA Transfer Request Enable Register 0 (DREQER0) .................................. 129
DMA Transfer Request Enable Register 1 (DREQER1) .................................. 130
DMA Transfer Request Enable Register 2 (DREQER2) .................................. 131
DMA Transfer Request Enable Register 3 (DREQER3) .................................. 132
NMI Interrupt.................................................................................................... 133
User Break Interrupt ......................................................................................... 133
H-UDI Interrupt ................................................................................................ 133
IRQ Interrupts................................................................................................... 134
PINT Interrupts ................................................................................................. 135
On-Chip Peripheral Module Interrupts ............................................................. 135
Interrupt Operation Sequence ........................................................................... 146
Stack after Interrupt Exception Handling ......................................................... 148
Register Banks and Bank Control Registers ..................................................... 155
Bank Save and Restore Operations................................................................... 155
Save and Restore Operations after Saving to All Banks................................... 157
Register Bank Exception................................................................................... 158
Register Bank Error Exception Handling ......................................................... 158
Handling Interrupt Request Signals as Sources for CPU Interrupt
but not DMAC Activation ................................................................................ 159
Handling Interrupt Request Signals as Sources for DMAC Activation
but not CPU Interrupt ....................................................................................... 159
Timing to Clear an Interrupt Source ................................................................. 160
Break Address Register (BAR)......................................................................... 164
Break Address Mask Register (BAMR) ........................................................... 165
R01UH0026EJ0300 Rev. 3.00
Sep 24, 2010

Related parts for R0K572011S000BE