R0K572011S000BE Renesas Electronics America, R0K572011S000BE Datasheet - Page 37

no-image

R0K572011S000BE

Manufacturer Part Number
R0K572011S000BE
Description
KIT STARTER FOR SH7201
Manufacturer
Renesas Electronics America
Series
Renesas Starter Kits (RSK)r
Type
MCUr

Specifications of R0K572011S000BE

Contents
CPU Board, LCD Display Module, E8 Emulator, Cable, QuickStart Guide and CD-ROM
For Use With/related Products
SH7201
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
SH7201 Group
1.3
The block diagram of this LSI is shown in figure 1.1.
R01UH0026EJ0300 Rev. 3.00
Sep 24, 2010
External
bus I/O
External bus
width
mode input
Block Diagram
SH-2A CPU
Pin function
Bus state
controller
controller
User debugging
(PFC)
(BSC)
core
JTAG I/O
memory (8 kbytes)
Instruction cache
interface
(H-UDI)
Port
General I/O
Cache controller
module bus 1
peripheral
controller
Bus bridge
On-chip
I/O port
Port
mode control
Power-down
Floating-point
memory (8 kbytes)
unit (FPU)
Operand cache
module bus 2
EXTAL input
XTAL output
CKIO I/O
Clock mode input
Figure 1.1 Block Diagram
peripheral
controller
On-chip
Clock pulse
Analog output
generator
(CPG)
Port
converter
(DAC)
D/A
Port
(32 kbytes)
WDTOVF output
On-chip
RAM
monitor
Bus
Analog input
ADTRG input
Watchdog
converter
(WDT)
timer
(ADC)
Port
A/D
Port
access controller
User break
Direct memory
controller
(UBC)
(DMAC)
area network
RES input
MRES input
NMI input
IRQ input
PINT input
CAN bus I/O
(RCAN-ET)
Controller
controller
Interrupt
(INTC)
Port
Port
On-chip peripheral
module bus 1
Serial I/O
Audio clock input
Serial sound
Timer pulse I/O
interface
Multi-function
timer pulse
UBCTRG
output
(SSI)
Port
(MTU2)
unit 2
CPU instruction fetch bus (F bus)
CPU memory access bus (M bus)
DREQ input
DACK output
DACT output
DTEND output
Port
Compare match output
External counter clock input
External counter reset input
Advanced user
I
interface 3
2
debugger-II
I
C bus I/O
2
(IIC3)
(AUD-II)
C bus
Port
On-chip peripheral module bus 2
8-bit timer
Internal bus (I bus)
(TMR)
Port
Internal CPU bus
Internal DMA write bus
Internal DMA read bus
communication
interface with
FIFO (SCIF)
Section 1 Overview
Serial I/O
Serial
Port
RTC_X2 output
RTC_X1 input
Page 9 of 1190
Realtime
AUDRST input
AUDSYNC input
AUDCK input
AUDMD input
AUDATA I/O
(RTC)
clock
Port
CPU bus
(C bus)

Related parts for R0K572011S000BE