R0K572011S000BE Renesas Electronics America, R0K572011S000BE Datasheet - Page 749

no-image

R0K572011S000BE

Manufacturer Part Number
R0K572011S000BE
Description
KIT STARTER FOR SH7201
Manufacturer
Renesas Electronics America
Series
Renesas Starter Kits (RSK)r
Type
MCUr

Specifications of R0K572011S000BE

Contents
CPU Board, LCD Display Module, E8 Emulator, Cable, QuickStart Guide and CD-ROM
For Use With/related Products
SH7201
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
SH7201 Group
In serial transmission, the SCIF operates as described below.
1. When data is written into the transmit FIFO data register (SCFTDR), the SCIF transfers the
2. When data is transferred from SCFTDR to SCTSR and transmission is started, consecutive
3. The SCIF checks the SCFTDR transmit data at the timing for sending the MSB (bit 7). If data
4. After the end of serial transmission, the SCK pin is held in the high state.
Figure 16.12 shows an example of SCIF transmit operation.
R01UH0026EJ0300 Rev. 3.00
Sep 24, 2010
data from SCFTDR to the transmit shift register (SCTSR) and starts transmitting. Confirm that
the TDFE flag in the serial status register (SCFSR) is set to 1 before writing transmit data to
SCFTDR. The number of data bytes that can be written is (16 – transmit trigger setting).
transmit operations are performed until there is no transmit data left in SCFTDR. When the
number of transmit data bytes in SCFTDR falls below the transmit trigger number set in the
FIFO control register (SCFCR), the TDFE flag is set. If the TIE bit in the serial control register
(SCSR) is set to 1 at this time, a transmit-FIFO-data-empty interrupt (TXI) request is
generated.
If clock output mode is selected, the SCIF outputs eight synchronous clock pulses. If an
external clock source is selected, the SCIF outputs data in synchronization with the input
clock. Data is output from the TxD pin in order from the LSB (bit 0) to the MSB (bit 7).
is present, the data is transferred from SCFTDR to SCTSR, and then serial transmission of the
next frame is started. If there is no data, the TxD pin holds the state after the TEND flag in
SCFSR is set to 1 and the MSB (bit 7) is sent.
Serial clock
Serial data
TDFE
TEND
interrupt
request
Figure 16.12 Example of SCIF Transmit Operation
TXI
LSB
Data written to SCFTDR
Bit 0
and TDFE flag cleared
to 0 by TXI interrupt
handler
Bit 1
One frame
interrupt
request
Bit 7
TXI
MSB
Section 16 Serial Communication Interface with FIFO (SCIF)
Bit 0
Bit 1
Bit 6
Bit 7
Page 721 of 1190

Related parts for R0K572011S000BE