EP2AGX95EF29C4N Altera, EP2AGX95EF29C4N Datasheet - Page 179

no-image

EP2AGX95EF29C4N

Manufacturer Part Number
EP2AGX95EF29C4N
Description
IC ARRIA II GX FPGA 95K 780FBGA
Manufacturer
Altera
Series
Arria II GXr

Specifications of EP2AGX95EF29C4N

Number Of Logic Elements/cells
89178
Number Of Labs/clbs
3747
Total Ram Bits
6679
Number Of I /o
372
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
780-FBGA
Family Name
Arria® II GX
Number Of Logic Blocks/elements
93674
# I/os (max)
372
Frequency (max)
500MHz
Operating Supply Voltage (typ)
900mV
Logic Cells
93674
Ram Bits
7025459.2
Operating Supply Voltage (min)
0.87V
Operating Supply Voltage (max)
0.93V
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
780
Package Type
FC-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2AGX95EF29C4N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2AGX95EF29C4N
Manufacturer:
ALTERA
0
Part Number:
EP2AGX95EF29C4N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Chapter 6: I/O Features in Arria II Devices
OCT Support
December 2010 Altera Corporation
Table 6–11
Table 6–11. R
Left-Shift R
Arria II GZ devices support left-shift series termination control. You can use left-shift
series termination control to get the calibrated R
value of the external reference resistors connected to the RUP and RDN pins. This feature
is useful in applications that require both 25-Ω and 50-Ω calibrated R
same V
R
calibration block with 50-Ω external reference resistors.
3.3-V LVTTL/LVCMOS (2),
3.0-V LVTTL/LVCMOS
2.5-V LVTTL/LVCMOS
1.8-V LVTTL/LVCMOS
1.5-V LVCMOS
1.2-V LVCMOS
SSTL-2 Class I
SSTL-2 Class II
SSTL-18 Class I
SSTL-18 Class II
SSTL-15 Class I
SSTL-15 Class II
HSTL-18 Class I
HSTL-18 Class II
HSTL-15 Class I
HSTL-15 Class II
HSTL-12 Class I
HSTL-12 Class II
Notes to
(1) For Arria II GX devices, only the right row I/Os are available.
(2) The 3.3-V LVTTL/LVCMOS standard is supported using V
(3) Applicable for Arria II GZ devices only.
(4) Applicable for Arria II GX devices only.
S
OCT for SSTL-2 Class I and Class II I/O standards, you only need one OCT
CCIO
Table
I/O Standard
lists the I/O standards that support R
. For example, if your application requires 25-Ω and 50-Ω calibrated
S
6–11:
S
OCT Selectable I/O Standards With and Without Calibration for Arria II Devices
OCT Control for Arria II GZ Devices
(3)
(3)
Arria II Device Handbook Volume 1: Device Interfaces and Integration
Row I/O (Ω)
25
25
25
25
50
25
50
25
50
25
50
25
50
50
50
25
50
25
50
50
25
50
50
(4)
(4)
(4)
(4)
R
CCIO
S
OCT Termination Setting
(1)
at 3.0 V.
S
S
OCT with half of the impedance
OCT with and without calibration.
Column I/O (Ω)
S
50
25
50
25
50
25
50
25
50
25
50
25
50
25
50
25
50
25
50
25
50
25
50
25
OCT at the
6–21

Related parts for EP2AGX95EF29C4N