TMP91xy16FG Toshiba, TMP91xy16FG Datasheet - Page 113

no-image

TMP91xy16FG

Manufacturer Part Number
TMP91xy16FG
Description
Manufacturer
Toshiba
Datasheet

Specifications of TMP91xy16FG

Package
LQFP100
Rom Types(m=mask,p=otp, F=flash,e=eeprom)
Romless
Rom Combinations
Romless
Ram Combinations
Ramless
Architecture
16-bit CISC
Usb/spi Channels
-
Uart/sio Channels
1
I2c/sio Bus Channels
-
(s)dram Controller
1
Adc 10-bit Channel
-
Da Converter
-
Timer 8-bit Channel
4
Timer 16-bit Channel
-
Pwm 8-bit Channels
-
Pwm 16-bit Channels
-
Cs/wait Controller
4
Dual Clock
Y
Number Of I/o Ports
31
Power Supply Voltage(v)
2.7 to 3.6
TA0REG-WR
output each time the 8-bit up counter (UC0) matches the value in one of the timer
registers TA0REG or TA1REG.
TA01RUN<TA1RUN> should be set to 1, so that UC1 is set for counting.
will be shifted into TA0REG each time TA1REG matches UC0.
varied).
(Value to be compared)
TA01RUN<TA0RDE>
In this mode, a programmable square wave is generated by inverting the timer
The value set in TA0REG must be smaller than the value set in TA1REG.
Although the up counter for TMRA1 (UC1) is not used in this mode,
Figure 3.7.14 shows a block diagram representing this mode.
If the TA0REG double buffer is enabled in this mode, the value of the register buffer
Use of the double buffer facilitates the handling of low-duty waves (when duty is
Match with TA0REG
Match with TA1REG
TA01MOD<TA0CLK1:0>
φ T1
φ T4
φ T16
Figure 3.7.14 Block Diagram of 8-Bit PPG Output Mode
and up counter
Register buffer
Selector
TA0REG
Figure 3.7.15 Operation of Register Buffer
Selector
Shift trigger
Register buffer
Comparator
TA0REG
(Up counter = Q
91C016-111
8-bit up counter
(UC 0)
Internal data bus
Q
1
Comparator
1
TA1REG
)
Q
TA01RUN<TA0RUN>
2
(Up counter = Q
Shift from register buffer
TA1OUT
2
TA1FF
)
Q
2
Inversion
TA0REG (Register buffer)
write
Q
TA1FFCR<TA1FFIE>
3
INTTA0
INTTA1
TMP91C016
2008-02-20

Related parts for TMP91xy16FG