upd70f3402 Renesas Electronics Corporation., upd70f3402 Datasheet - Page 238

no-image

upd70f3402

Manufacturer Part Number
upd70f3402
Description
32-/16-bit Single-chip Microcontroller With Can Interface
Manufacturer
Renesas Electronics Corporation.
Datasheet
(3)
Caution:
Remark:
Note: Refer to Chapter 18 ”Standby Function” on page 723 to get information about standby
238
Symbol
PSMR
R/W
PSM1
Power save mode register (PSMR)
This is an 8-bit register that controls the operation status in the power save mode and the clock
operation.
This register can be read or written in 8-bit or 1-bit units. Be sure to clear bits 2 to 7 of the PSMR
register to 0.
0
0
1
1
mode release.
R/W
7
0
The PSM0 and PSM1 bits are valid only when the STP bit of the PSC register is 1.
IDLE1:
IDLE2:
STOP:
PSM0
0
1
0
1
R
6
0
In this mode, all operations except the oscillator operation, flash memory, and PLL
are stopped. After the IDLE1 mode is released, the normal mode do not need to
wait the lapse of the oscillation stabilization time.
In this mode, all operations except the oscillator and flash memory operation are
stopped. After the IDLE2 mode is released, the normal mode is returned to
following the lapse of the setup time (flash memory, PLL) specified by the OSTS
register.
In this mode, all operations are stopped, except the ring oscillator operation.
After the STOP mode is released, the normal mode is returned to following the
lapse of the oscillation stabilization time specified by the OSTS register.
Figure 6-4: Power Save Mode Register (PSMR) Format
IDLE1 mode
STOP mode
IDLE2 mode
Setting prohibited
R/W
5
0
User’s Manual U16702EE3V2UD00
Chapter 6 Clock Generator
R/W
4
0
R
3
0
Software standby mode select
R
2
0
PSM1
R/W
1
PSM0
R/W
0
FFFFF820H
Address
After reset
00H

Related parts for upd70f3402