MCF5282CVF80J Freescale Semiconductor, MCF5282CVF80J Datasheet - Page 243

no-image

MCF5282CVF80J

Manufacturer Part Number
MCF5282CVF80J
Description
IC MPU 512K FLASH 256MAPBGA
Manufacturer
Freescale Semiconductor
Series
MCF528xr
Datasheet

Specifications of MCF5282CVF80J

Core Processor
Coldfire V2
Core Size
32-Bit
Speed
80MHz
Connectivity
CAN, EBI/EMI, Ethernet, I²C, SPI, UART/USART
Peripherals
DMA, LVD, POR, PWM, WDT
Number Of I /o
150
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
64K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Data Converters
A/D 8x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
256-MAPBGA
Processor Series
MCF528x
Core
ColdFire V2
3rd Party Development Tools
JLINK-CF-BDM26, EWCF
Development Tools By Supplier
NNDK-MOD5282-KIT
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Lead Free Status / Rohs Status
No

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCF5282CVF80J
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Table 14-1
Freescale Semiconductor
Address
Data
Byte strobes
Output enable
Transfer acknowledge
Transfer error
acknowledge
Read/Write
Transfer size
Transfer start
Transfer in progress
Chip selects
SDRAM row
address strobe
SDRAM column
address strobe
lists the external signals grouped by functionality.
Signal Name
The primary functionality of a pin is not necessarily its default functionality.
Pins that are muxed with GPIO will default to their GPIO functionality.
MCF5282 and MCF5216 ColdFire Microcontroller User’s Manual, Rev. 3
A[23:0]
D[31:0]
BS[3:0]
OE
TA
TEA
R/W
SIZ[1:0]
TS
TIP
CS[6:0]
SRAS
SCAS
Abbreviation
Table 14-1. MCF5282 Signal Description
External Memory Interface
SDRAM Controller Signals
Define the address of external byte,
word, longword, and 16-byte burst
accesses.
Data bus. Provide the general purpose
data path between the MCU and all
other devices.
data bus.
Indicates when an external device can
drive data on the bus.
Indicates that the external data
transfer is complete and should be
asserted for one clock.
Indicates that an error condition exists
for the bus transfer.
Indicates the direction of the data
transfer on the bus.
Specify the data access size of the
current external bus reference.
Asserted during the first CLKOUT
cycle of a transfer when address and
attributes are valid.
Asserted to indicate that a bus transfer
is in progress. Negated during idle bus
cycles.
Programmed for a base address
location and for masking addresses,
port size and burst capability
indication, wait state generation, and
internal/external termination.
SDRAM synchronous row address
strobe.
SDRAM synchronous column address
strobe.
Define the byte lane of data on the
NOTE
Function
I/O
I/O
I/O
I/O
I/O
O
O
O
O
O
O
O
I
I
Signal Descriptions
14-19
14-19
14-19
14-19
14-19
14-20
14-20
14-20
14-20
14-21
14-21
14-21
14-21
Page
14-3

Related parts for MCF5282CVF80J