HD64F7051SFJ20V Renesas Electronics America, HD64F7051SFJ20V Datasheet - Page 248

MCU 5V 256K J-TEMP PB-FREE QFP-1

HD64F7051SFJ20V

Manufacturer Part Number
HD64F7051SFJ20V
Description
MCU 5V 256K J-TEMP PB-FREE QFP-1
Manufacturer
Renesas Electronics America
Series
SuperH® SH7050r
Datasheet

Specifications of HD64F7051SFJ20V

Core Processor
SH-2
Core Size
32-Bit
Speed
20MHz
Connectivity
EBI/EMI, SCI
Peripherals
DMA, WDT
Number Of I /o
102
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Ram Size
10K x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Data Converters
A/D 16x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
168-QFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD64F7051SFJ20V
Manufacturer:
RENESAS
Quantity:
101
Part Number:
HD64F7051SFJ20V
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Section 10 Advanced Timer Unit (ATU)
For general registers (GR), TIOR selects use as an input capture register or output compare
register, and performs edge detection setting. For channels 3 to 5, TIOR also selects enabling or
disabling of free-running counter (TCNT) clearing.
Each TIOR is initialized to H'00 by a power-on reset, and in hardware standby mode and software
standby mode.
Timer I/O Control Register 0A (TIOR0A)
Timer I/O control register 0A (TIOR0A) is an 8-bit register. Channel 1 has one TIOR register.
TIOR0A specifies edge detection for input capture registers ICR0A to ICR0D.
Bits 7 and 6—I/O Control 0D1 and 0D0 (IO0D1, IO0D0): These bits select input capture
register 0D (ICR0D) edge detection.
Bit 7:
IO0D1
0
1
Bits 5 and 4—I/O Control 0C1 and 0C0 (IO0C1, IO0C0): These bits select input capture
register 0C (ICR0C) edge detection.
Bit 5:
IO0C1
0
1
Rev. 5.00 Jan 06, 2006 page 226 of 818
REJ09B0273-0500
Initial value:
Bit 6:
IO0D0
0
1
0
1
Bit 4:
IO0C0
0
1
0
1
R/W:
Bit:
IO0D1
R/W
7
0
Description
Input capture disabled
Input capture in ICR0D on rising edge
Input capture in ICR0D on falling edge
Input capture in ICR0D on both rising and falling edges
Description
Input capture disabled
Input capture in ICR0C on rising edge
Input capture in ICR0C on falling edge
Input capture in ICR0C on both rising and falling edges
IO0D0
R/W
6
0
IO0C1
R/W
5
0
IO0C0
R/W
4
0
IO0B1
R/W
3
0
IO0B0
R/W
2
0
IO0A1
R/W
1
0
(Initial value)
(Initial value)
IO0A0
R/W
0
0

Related parts for HD64F7051SFJ20V