HD6412340 HITACHI [Hitachi Semiconductor], HD6412340 Datasheet - Page 548

no-image

HD6412340

Manufacturer Part Number
HD6412340
Description
H8S/2345 F-ZTAT Hardware Manual
Manufacturer
HITACHI [Hitachi Semiconductor]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6412340TE20
Manufacturer:
SANYO
Quantity:
20 000
Part Number:
HD6412340TE20
Manufacturer:
HITACHI/日立
Quantity:
20 000
16.2
16.2.1
The on-chip RAM is enabled or disabled by the RAME bit in SYSCR. For details of other bits in
SYSCR, see section 3.2.2, System Control Register (SYSCR).
Bit 0—RAM Enable (RAME): Enables or disables the on-chip RAM. The RAME bit is
initialized when the reset state is released. It is not initialized in software standby mode.
Bit 0
RAME
0
1
16.3
When the RAME bit is set to 1, accesses to addresses H'FFEC00 to H'FFFBFF (in the case of the
H8S/2345 and H8S/2344) or addresses H'FFF400 to H'FFFBFF (in the case of the H8S/2343,
H8S/2341, and H8S/2340) are directed to the on-chip RAM. When the RAME bit is cleared to 0,
the off-chip address space is accessed.
Since the on-chip RAM is connected to the CPU by an internal 16-bit data bus, it can be written to
and read in byte or word units. Each type of access can be performed in one state.
Even addresses use the upper 8 bits, and odd addresses use the lower 8 bits. Word data must start
at an even address.
16.4
DTC register information can be located in addresses H'FFF800 to H'FFFBFF. When the DTC is
used, the RAME bit must not be cleared to 0.
Bit
Initial value
R/W
Register Descriptions
System Control Register (SYSCR)
Operation
Usage Note
Description
On-chip RAM is disabled
On-chip RAM is enabled
:
:
:
R/W
7
0
R/W
6
0
INTM1
R/W
5
0
INTM0
R/W
4
0
NMIEG
R/W
3
0
R/W
2
0
R/W
1
0
(Initial value)
RAME
R/W
0
1
535

Related parts for HD6412340