MC9S12G FREESCALE [Freescale Semiconductor, Inc], MC9S12G Datasheet - Page 233

no-image

MC9S12G

Manufacturer Part Number
MC9S12G
Description
Ignores external trigger. Performs one conversion sequence and stops.
Manufacturer
FREESCALE [Freescale Semiconductor, Inc]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC9S12G128MLH
Manufacturer:
ROHM
Quantity:
1 200
Part Number:
MC9S12G128MLH
Manufacturer:
FREESCALE
Quantity:
1 500
Part Number:
MC9S12G128MLH
Manufacturer:
FREESCALE
Quantity:
1 500
Part Number:
MC9S12G128MLL
Manufacturer:
AVAGO
Quantity:
2 300
Part Number:
MC9S12G128MLL
Manufacturer:
FREESCALE
Quantity:
3 400
Part Number:
MC9S12G128MLL
Manufacturer:
FREESCALE
Quantity:
3 400
Part Number:
MC9S12G192CLL
Manufacturer:
FREESCALE
Quantity:
3 400
Part Number:
MC9S12GC128GFU2
Quantity:
69
Part Number:
MC9S12GC128MFUE
Manufacturer:
Freescale Semiconductor
Quantity:
135
Chapter 5
S12G Memory Map Controller (S12GMMCV1)
5.1
The S12GMMC module controls the access to all internal memories and peripherals for the CPU12 and
S12SBDM module. It regulates access priorities and determines the address mapping of the on-chip
ressources.
5.1.1
5.1.2
The S12GMMC connects the CPU12’s and the S12SBDM’s bus interfaces to the MCU’s on-chip resources
(memories and peripherals). It arbitrates the bus accesses and determines all of the MCU’s memory maps.
Furthermore, the S12GMMC is responsible for constraining memory accesses on secured devices and for
selecting the MCU’s functional mode.
Freescale Semiconductor
Local Addresses
Global Address
Aligned Bus Access
Misaligned Bus Access
NS
SS
Unimplemented Address Ranges
NVM
IFR
(Item No.)
Rev. No.
01.02
01.03
01.04
This document is valid for the S12G96 and the S12G128 device. All information related to other devices is preliminary.
Introduction
(Submitted By)
Figure 5-1
Glossary
Overview
20-May 2010
20-Aug 2010
26-Jul 2010
Term
Date
shows a block diagram of the S12GMMC module.
Sections
Affected
MC9S12G Family Reference Manual, Rev.1.01
Address within the CPU12’s Local Address Map
Address within the Global Address Map
Bus access to an even address.
Bus access to an odd address.
Normal Single-Chip Mode
Special Single-Chip Mode
Address ranges which are not mapped to any on-chip resource.
Non-volatile Memory; Flash or EEPROM
NVM Information Row. Refer to FTMRG Block Guide
Table 5-1. Revision History Table
Table 5-2. Glossary Of Terms
Updates for S12VR48 and S12VR64
Substantial Change(s)
Definition
(Figure
5-11)
(Figure
5-11)
233

Related parts for MC9S12G