MPC8544DS Freescale Semiconductor, MPC8544DS Datasheet - Page 671

BOARD DEVELOPMENT SYSTEM 8544

MPC8544DS

Manufacturer Part Number
MPC8544DS
Description
BOARD DEVELOPMENT SYSTEM 8544
Manufacturer
Freescale Semiconductor
Series
PowerQUICC III™r
Type
MPUr
Datasheets

Specifications of MPC8544DS

Contents
Board
Processor To Be Evaluated
MPC8544E
Data Bus Width
32 bit
Interface Type
Ethernet, I2C
Operating Supply Voltage
- 0.3 V to + 1.1 V
Leaded Process Compatible
Yes
Peak Reflow Compatible (260 C)
Yes
Rohs Compliant
Yes
For Use With/related Products
MPC8544
For Use With
PPC8544EVTANG - EVAL MPC8544 783FCPBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Note that during normal operation (read/write), a full 32-bit address that includes row and column is
generated on LAD[0:31]. However, address/data signal multiplexing implies that the address must be
latched by an external latch that is controlled by LALE. All SDRAM device address signals need to be
connected to the latched address bits and burst address bits (LA[27:31]) of the LBC, with the exception of
A10, which has a dedicated connection on LSDA10. LSDA10 is driven with the appropriate row address
bit for SDRAM commands that require A10 to be an address.
14.4.3.7
The software is responsible for setting correct values for device-specific parameters that can be extracted
from the device’s data sheet. The values are stored in the ORn and LSDMR registers. These parameters
include the following:
In addition, the LBC hardware ensures a default activate to precharge interval of 10 bus cycles. The
following sections describe SDRAM parameters programmed in LSDMR.
Freescale Semiconductor
Precharge to activate interval (LSDMR[PRETOACT])
Activate to read/write interval (LSDMR[ACTTORW])
CAS latency, column address to first data out (LSDMR[CL] and LCRR[ECL])
Write recovery, last data in to precharge (LSDMR[WRC])
Refresh recovery interval (LSDMR[RFRC])
External buffers on the control lines present (LSDMR[BUFCMD] and LCRR[BUFCMDC])
Activate Address (RAS):
R/W Address (CAS):
MPC8544E PowerQUICC III Integrated Host Processor Family Reference Manual, Rev. 1
SDRAM Device-Specific Parameters
Logical Address:
Figure 14-35. SDRAM Address Multiplexing
0
msbs
Row
Row
BS
BS
A n
BS
Row
Column
Column
To memory
device signals,
except A10
Local Bus Controller
lsbs
lsbs
lsbs
31
14-51

Related parts for MPC8544DS